【24h】

The Mesochronous Dual-Clock FIFO Buffer

机译:同步双时钟FIFO缓冲区

获取原文
获取原文并翻译 | 示例

摘要

To increase system composability and facilitate timing closure, fully synchronous clocking is replaced by more relaxed clocking schemes, such as mesochronous clocking. Under this regime, the modules at the two ends of a mesochronous interface receive the same clock signal, thus operating under the same clock frequency, but the edges of the arriving clock signals may exhibit an unknown phase relationship. In such cases, clock synchronization is needed when sending data across modules. In this brief, we present a novel mesochronous dual-clock first-input-first-output (FIFO) buffer that can handle both clock synchronization and temporary data storage, by synchronizing data implicitly through the explicit synchronization of only the flow-control signals. The proposed design can operate correctly even when the transmitter and the receiver are separated by a long link whose delay cannot fit within the target operating frequency. In such scenarios, the proposed mesochronous FIFO can be extended to support multicycle link delays in a modular manner and with minimal modifications to the baseline architecture. When compared with the other state-of-the-art dual-clock mesochronous FIFO designs, the new architecture is demonstrated to yield a substantially lower cost implementation.
机译:为了提高系统的可组合性并促进时序收敛,完全同步的时钟被更宽松的时钟方案(例如,同步时钟)所取代。在这种情况下,同步接口两端的模块接收相同的时钟信号,从而在相同的时钟频率下运行,但是到达的时钟信号的边缘可能表现出未知的相位关系。在这种情况下,跨模块发送数据时需要时钟同步。在本文中,我们提出了一种新颖的同步双时钟先入先出(FIFO)缓冲区,该缓冲区可以通过仅通过流控制信号的显式同步隐式同步数据,从而可以处理时钟同步和临时数据存储。即使当发射器和接收器被一条长链路分开时,所提出的设计也可以正确运行,其延迟不能满足目标工作频率。在这种情况下,建议的同步FIFO可以扩展为以模块化的方式支持多周期链路延迟,并且只需对基线体系结构进行最少的修改即可。与其他最新的双时钟同步FIFO设计相比,该新架构被证明可以大大降低成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号