首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Coding-Based Low-Power Through-Silicon-Via Redundancy Schemes for Heterogeneous 3-D SoCs
【24h】

Coding-Based Low-Power Through-Silicon-Via Redundancy Schemes for Heterogeneous 3-D SoCs

机译:异构3-D SoC的基于编码的低功耗硅通孔冗余方案

获取原文
获取原文并翻译 | 示例

摘要

Three-dimensional integration, employing through-silicon vias (TSVs), improves the system-on-chip (SoC) performance. However, redundancy schemes are required to cope with the relatively poor TSV manufacturing yield. Existing redundancy schemes do not exploit technological heterogeneity between the dies. Hardware costs can differ for the individual dies. This demands asymmetrical schemes with low complexity in costly mixed signal or RF dies. Furthermore, redundant TSVs are only used in the case of a defect. In the most probable case of correct manufacturing, they are unused. Another emerging technique using redundant lines is low-power coding (LPC). This paper presents a hybrid TSV redundancy technique based on coding, which can be used for LPC and for yield enhancement. Furthermore, the approach is strongly asymmetric. In case of a fault, a configuration is only required for the encoder or decoder located in the cheaper die, while in the costly die, a minimal set of XOR gates is sufficient. A case study for an existing heterogeneous SoC shows that the proposed technique decreases area overhead and power consumption compared to the best previous technique by over 69% and 33%, respectively.
机译:使用硅通孔(TSV)的三维集成可提高片上系统(SoC)的性能。但是,需要冗余方案来应对相对较差的TSV制造良率。现有的冗余方案没有利用管芯之间的技术异质性。各个模具的硬件成本可能有所不同。这要求在昂贵的混合信号或RF芯片中具有低复杂度的非对称方案。此外,仅在出现故障的情况下才使用冗余TSV。在正确制造的最可能情况下,它们是未使用的。另一种使用冗余线路的新兴技术是低功耗编码(LPC)。本文提出了一种基于编码的混合TSV冗余技术,该技术可用于LPC和提高产量。此外,该方法是非常不对称的。在发生故障的情况下,只需要对位于较便宜芯片中的编码器或解码器进行配置,而在昂贵的芯片中,最少的一组XOR门就足够了。对现有异构SoC进行的案例研究表明,与最佳的现有技术相比,所提出的技术将面积开销和功耗分别降低了69%和33%以上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号