首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Flip-Chip Routing With I/O Planning Considering Practical Pad Assignment Constraints
【24h】

Flip-Chip Routing With I/O Planning Considering Practical Pad Assignment Constraints

机译:考虑实际焊盘分配约束的具有I / O规划的倒装芯片路由

获取原文
获取原文并翻译 | 示例

摘要

In order to support the pad-limited applicationspecific integrated circuit (ASIC) designs, the flip chip package is used and provides the highest chip density compared to other packaging technologies. In this paper, we propose the first work of peripheral-input and -output (I/O) free-assignment flip-chip routing considering practical bump pad and I/O pad constraints and flexibilities. Unlike previous studies regarding all nets as the same, we differentiate signal and power/ground nets and set different bump pad assignment constraints for substrate layout optimization. In our flow, a global routing-based I/O-bump assignment algorithm is proposed with a multicommodity flow network model. Afterward, two detailed routing algorithms minimizing the total wirelength are presented. Finally, a dynamic programming (DP)-based I/O pad planning technique is applied to further reduce the number of wire bends. Experimental results based on modified industrial cases show that our algorithm flow not only achieves 100% routability of all testcases but also minimizes total wirelength, total wire bends, and bump utilization.
机译:为了支持焊盘受限的专用集成电路(ASIC)设计,与其他封装技术相比,使用倒装芯片封装并提供最高的芯片密度。在本文中,我们提出了考虑实际的缓冲垫和I / O垫约束和灵活性的外围输入和输出(I / O)自由分配倒装芯片布线的第一项工作。与先前关于所有网络相同的研究不同,我们区分信号网络和电源/接地网络,并为基板布局优化设置不同的缓冲垫分配约束。在我们的流程中,提出了一种具有多商品流网络模型的基于全局路由的I / O凹凸分配算法。此后,提出了两种详细的路由算法,可最大程度地减少总线长。最后,基于动态编程(DP)的I / O焊盘规划技术被应用以进一步减少导线弯曲的数量。基于修改后的工业案例的实验结果表明,我们的算法流程不仅实现了所有测试案例的100%可路由性,而且还使总导线长度,总导线弯曲度和凸点利用率达到最小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号