首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Simulation-Based Metric to Guide Glitch Power Reduction in Digital Circuits
【24h】

A Simulation-Based Metric to Guide Glitch Power Reduction in Digital Circuits

机译:基于仿真的指标,指导数字电路中的毛刺功率降低

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose an algorithm to classify spurious transitions in the activity of a digital circuit as generated and propagated glitches during logic simulation. Using the activities obtained, we compute a criticality metric to identify the nets where glitch minimization techniques are likely to provide the maximum benefit. The proposed metric provides insight into which techniques are best suited for use in glitch reduction for a given circuit. This enables targeted application of glitch reduction techniques. Experiments with several glitch intensive benchmarks show a faster convergence within fewer iterations to solutions with reduced glitch activity. We validate this observation by using the proposed metric to guide the application of some glitch reduction techniques and quantify the resultant savings. The proposed algorithm can be seamlessly incorporated in modern event-driven logic simulators.
机译:在本文中,我们提出了一种算法,可以对逻辑仿真期间在数字电路活动中产生和传播的毛刺产生的虚假过渡进行分类。使用获得的活动,我们计算出关键性指标,以识别出故障最小化技术可能会带来最大收益的网络。拟议的度量标准可洞悉哪种技术最适合用于给定电路的毛刺减少。这使得减少毛刺技术的目标应用成为可能。使用几个故障严重基准进行的实验表明,在较少的迭代中,可以更快地收敛到故障活动减少的解决方案中。我们通过使用拟议的指标来指导某些故障减少技术的应用并量化由此带来的节省,从而验证了这一观察结果。所提出的算法可以无缝地并入现代事件驱动的逻辑模拟器中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号