...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Design of a 100-MHz 10-mW 3-V sample-and-hold amplifier in digital bipolar technology
【24h】

Design of a 100-MHz 10-mW 3-V sample-and-hold amplifier in digital bipolar technology

机译:采用数字双极技术的100MHz 10mW 3V采样保持放大器的设计

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper describes the design of an all-npn open-loop sample-and-hold amplifier intended for use at the front end of analog-to-digital converters. Configured as a quasidifferential topology, the circuit employs capacitive coupling between the input and output to achieve differential voltage swings of 3 V in a 3.3-V system. It also exploits the high speed of bipolar transistors to attain a sampling rate of 100 MHz with a power dissipation of 10 mW. A prototype fabricated in a 1.5-/spl mu/m 12-GHz digital bipolar technology exhibits harmonics 60 dB below the fundamental with a 10-MHz sinusoidal input. The hold-mode feedthrough is less than -60 dB and the droop rate is 100 /spl mu/Vs.
机译:本文介绍了打算在模数转换器前端使用的全npn开环采样保持放大器的设计。该电路配置为准差分拓扑,在输入和输出之间采用电容耦合,以在3.3V系统中实现3V的差分电压摆幅。它还利用双极晶体管的高速来达到100 MHz的采样率,功耗为10 mW。用1.5- / spl mu / m 12-GHz数字双极技术制造的原型在10MHz正弦输入下表现出低于基频60 dB的谐波。保持模式馈通小于-60 dB,下垂速率为100 / spl mu / V / ns。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号