首页> 外文期刊>IEEE Journal of Solid-State Circuits >A power and area efficient CMOS clock/data recovery circuit for high-speed serial interfaces
【24h】

A power and area efficient CMOS clock/data recovery circuit for high-speed serial interfaces

机译:高速串行接口的功率和面积高效CMOS时钟/数据恢复电路

获取原文
获取原文并翻译 | 示例
           

摘要

A power and area efficient CMOS clock/data recovery circuit designed for a wide range of applications in high-speed serial data communications is described. It uses an analog phase-locked loop (PLL) to generate the high-speed clocks with an absolute rms jitter of less than 60 ps and a digital PLL which is designed to minimize chip area and power consumption to recover the clock and data signals from the incoming data stream. Fabricated in a 0.8 /spl mu/m single-polysilicon, double-metal CMOS process, the digital PLL only consumes 45 mW at 125 Mb/s from a single 5 V supply, while the analog PLL consumes 92 mW. The chip area is 1.7 mm/sup 2/ for the digital PLL and 0.44 mm/sup 2/ for the analog PLL. It can handle an input data rate up to 280 Mb/s.
机译:描述了一种功率和面积高效的CMOS时钟/数据恢复电路,该电路设计用于高速串行数据通信中的广泛应用。它使用一个模拟锁相环(PLL)来产生绝对均方根抖动小于60 ps的高速时钟和一个数字PLL,该数字PLL旨在最大程度地减少芯片面积和功耗,以恢复时钟和数据信号。传入的数据流。数字PLL采用0.8 / splμm/ m的单多晶硅,双金属CMOS工艺制造,在5 M单电源下以125 Mb / s的速率仅消耗45 mW,而模拟PLL则消耗92 mW。数字PLL的芯片面积为1.7 mm / sup 2 /,模拟PLL的芯片面积为0.44 mm / sup 2 /。它可以处理高达280 Mb / s的输入数据速率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号