首页> 外文会议> >SiGe BiCMOS PAM-4 clock and data recovery circuit for high-speed serial communications
【24h】

SiGe BiCMOS PAM-4 clock and data recovery circuit for high-speed serial communications

机译:SiGe BiCMOS PAM-4时钟和数据恢复电路,用于高速串行通信

获取原文

摘要

A multilevel clock and data recovery (CDR) circuit for highspeed serial data transmission was designed using the IBM 6 HP 0.25 /spl mu/m SiGe BiCMOS process technology. The circuit extracts the clock from a 32 Gb/s 4-level pulse amplitude modulated (PAM-4) input signal and outputs four channels of retimed NRZ data at 8 Gb/s per channel. The CDR design incorporates a PAM-4 to 2-bit-binary converter, a phase/frequency detector, a loop filter, a quadrature LC ring oscillator and a data-retiming module. The circuit operates using a 3.3 V supply voltage with a 350 mA current consumption. The simulation results show that the peak-to-peak jitter is 1.3 ps, the capture range is 2 GHz, the acquisition time is 200 ns and the input sensitivity is 150 mV. This PAM-based CDR technique is quite suitable for low-loss transmission channels such as fiber optic communications or short-distance copper links, including network-on-chip (NOC) implementations and storage area networks (SANs).
机译:使用IBM 6 HP 0.25 / spl mu / m SiGe BiCMOS工艺技术设计了用于高速串行数据传输的多级时钟和数据恢复(CDR)电路。该电路从32 Gb / s的4级脉冲幅度调制(PAM-4)输入信号中提取时钟,并以每通道8 Gb / s的速度输出四个重新定时的NRZ数据通道。 CDR设计包含一个PAM-4到2位二进制转换器,一个相位/频率检测器,一个环路滤波器,一个正交LC环形振荡器和一个数据重定时模块。该电路使用3.3 V电源电压工作,消耗电流为350 mA。仿真结果表明,峰峰值抖动为1.3 ps,捕获范围为2 GHz,采集时间为200 ns,输入灵敏度为150 mV。这种基于PAM的CDR技术非常适用于低损耗传输通道,例如光纤通信或短距离铜缆链路,包括片上网络(NOC)实现和存储区域网络(SAN)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号