...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 3.3-V single power supply 16-Mb nonvolatile virtual DRAM using a NAND flash memory technology
【24h】

A 3.3-V single power supply 16-Mb nonvolatile virtual DRAM using a NAND flash memory technology

机译:使用NAND闪存技术的3.3V单电源16Mb非易失性虚拟DRAM

获取原文
获取原文并翻译 | 示例
           

摘要

A 3.3-V 16-Mb nonvolatile memory having operation virtually identical to DRAM with package pin compatibility has been developed. Read and write operations are fully DRAM compatible except for a longer RAS precharge time after write. Fast random access time of 63 ns with the NAND flash memory cell is achieved by using a hierarchical row decoder scheme and a unique folded bit-line architecture which also allows bit-by-bit program verify and inhibit operation. Fast page mode with a column address access time of 21 ns is achieved by sensing and latching 4 k cells simultaneously. To allow byte alterability, nonvolatile restore operation with self-contained erase is developed. Self-contained erase is word-line based, and increased cell disturb due to the word-line based erase is relaxed by adding a boosted bit-line scheme to a conventional self-boosting technique. The device is fabricated in a 0.5-/spl mu/m triple-well, p-substrate CMOS process using two-metal and three-poly interconnect layers. A resulting die size is 86.6 mm/sup 2/, and the effective cell size including the overhead of string select transistors is 2.0 /spl mu/m/sup 2/.
机译:已经开发出一种工作在实质上与具有封装引脚兼容性的DRAM相同的3.3 V 16 Mb非易失性存储器。读写操作与DRAM完全兼容,但写入后需要更长的RAS预充电时间。通过使用分层行解码器方案和独特的折叠位线架构,NAND闪存单元可以实现63 ns的快速随机访问时间,该架构还允许逐位编程验证和禁止操作。通过同时感测和锁存4 k单元来实现具有21 ns列地址访问时间的快速页面模式。为了允许字节可变,开发了具有自包含擦除功能的非易失性恢复操作。自包含擦除是基于字线的,并且通过向传统的自升压技术添加增强的位线方案来缓解由于基于字线的擦除而导致的增加的单元干扰。该器件使用两层金属和三层互连层以0.5 / splμm/ m的三阱p衬底CMOS工艺制造。所得的管芯尺寸为86.6mm / sup 2 /,并且包括串选择晶体管的开销的有效单元尺寸为2.0 / spl mu / m / sup 2 /。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号