...
首页> 外文期刊>Solid-State Circuits, IEEE Journal of >An Embedded DRAM Technology for High-Performance NAND Flash Memories
【24h】

An Embedded DRAM Technology for High-Performance NAND Flash Memories

机译:用于高性能NAND闪存的嵌入式DRAM技术

获取原文
获取原文并翻译 | 示例
           

摘要

An embedded DRAM using a standard NAND flash memory process has been demonstrated for the first time. This embedded DRAM without extra costly manufacturing process realizes 2.4 mm$^{2}$ /Mb macro density and provides large-capacity on-chip page buffers and data caches for NAND flash memories to enhance their performances. A 32 KB DRAM buffer macro with 1.5 $mu{hbox{m}}^{2}$ cell has been fabricated with a 32 nm NAND flash memory process. Even with small 3 fF cell using a planar MOS capacitor, an enough ${pm}$100 mV cell signal has been obtained by introducing a technique to self-boost cell node up to 4 V using a merit of high-voltage NAND flash process, and two techniques to curtail parasitic bitline capacitance down to 60 fF at 128 wordlines per bitline. An undershoot problem of cell nodes due to unwanted plateline bounce is resolved by a two-step-rise/fall wordline scheme. Installation of dummy cell scheme to obtain a half of “1” data (not an average of “1” and “0” data) cuts out 32 KB macro size by 1.3% while suppressing mismatch to 3 mV at the grounded bitline precharge. The 32 KB test vehicle shows 90 ns random cycle time with 15 ns burst cycle time (66 Mb/s/pin). The measured characteristics of 2$,times,{hbox{10}}^{-18}$ bit error rater (BER) by soft error and 10 ms data retention at 85$,^{circ}{hbox{C}}$ are enough for page buffer application in a NAND flash memory. The measured active current of 32 KB macro is 7 mA at 90 ns random cycle, but only 3.2 mA at practical use of 15 ns burst with 256B page access.
机译:首次展示了使用标准NAND闪存工艺的嵌入式DRAM。这种嵌入式DRAM无需额外的昂贵制造工艺即可实现2.4 mm 2的宏密度/ Mb,并为NAND闪存提供大容量的片上页面缓冲器和数据缓存,以提高其性能。使用32 nm NAND闪存工艺制造了具有1.5μmu{hbox {m}} ^ {2} $单元的32 KB DRAM缓冲宏。即使采用平面MOS电容器的3fF小型电池,也可以通过引入一种利用高压NAND闪存工艺优点自升压高达4V的电池节点的技术来获得足够的$ {pm} $ 100 mV电池信号,以及将每条位线128条字线的寄生位线电容降低至60fF的两种技术。通过两步上升/下降字线方案可以解决由于不必要的板线反弹而导致的单元节点下冲问题。安装虚拟单元方案以获得一半的“ 1”数据(不是“ 1”和“ 0”数据的平均值)可将32 KB宏大小减少1.3%,同时在接地位线预充电时将失配抑制到3 mV。 32 KB的测试工具显示90 ns的随机周期时间和15 ns的突发周期时间(66 Mb / s / pin)。通过软错误和在85 $,^ {circ} {hbox {C}} $的10ms数据保留,通过2 $ times {hbox {10}} ^ {-18} $误码率(BER)的测量特性对于NAND闪存中的页面缓冲区应用程序而言已足够。在90 ns随机周期内,测量到的32 KB宏的有功电流为7 mA,但在实际使用15 ns突发并访问256B页面时仅为3.2 mA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号