首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 60-mW MPEG4 video codec using clustered voltage scaling with variable supply-voltage scheme
【24h】

A 60-mW MPEG4 video codec using clustered voltage scaling with variable supply-voltage scheme

机译:60mW MPEG4视频编解码器,采用集群电压缩放和可变电源电压方案

获取原文
获取原文并翻译 | 示例

摘要

A 60-mW MPEG4 video codec has been developed for mobile multimedia applications. This codec supports both the H.263 ITU-T recommendation and the simple profile of MPEG4 committee draft version 1 released in November 1997. It is composed of a 16-bit reduced instruction set computer processor and several dedicated hardware engines so as to satisfy both power efficiency and programmability. It performs 10 frames/s of encoding and decoding with quarter-common intermediate format at 30 MHz. Several innovative low-power techniques were employed in both architectural and circuit levels, and the final power dissipation is 60 mW at 30 MHz, which is only 30% of the power dissipation for a conventional CMOS design. The chip was fabricated in a 0.3-/spl mu/m CMOS with double-well and triple-metal technology. It contains 3 million transistors, including a 52-kB on-chip SRAM. Internal supply voltages of 2.5 and 1.75 V are generated by on-chip dc-dc converters from 3.3-V external supply voltage.
机译:已经为移动多媒体应用开发了60mW的MPEG4视频编解码器。该编解码器同时支持H.263 ITU-T建议和1997年11月发布的MPEG4委员会草案版本1的简单配置文件。它由一个16位精简指令集计算机处理器和几个专用硬件引擎组成,可以同时满足这两个要求。功率效率和可编程性。它以30 MHz的四分之一通用中间格式执行10帧/秒的编码和解码。在架构和电路级都采用了几种创新的低功耗技术,在30 MHz时的最终功耗为60 mW,仅为传统CMOS设计功耗的30%。该芯片采用双阱和三金属技术在0.3 / splμm/ m CMOS中制造。它包含300万个晶体管,其中包括一个52 kB的片上SRAM。片上dc-dc转换器从3.3V外部电源电压产生2.5和1.75 V的内部电源电压。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号