...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >High-speed, low-power, bipolar standard cell design methodology for Gbit/s signal processing
【24h】

High-speed, low-power, bipolar standard cell design methodology for Gbit/s signal processing

机译:用于Gbit / s信号处理的高速,低功耗,双极标准单元设计方法

获取原文
获取原文并翻译 | 示例

摘要

A low-power Si bipolar standard cell LSI design methodology for gigabit/second signal processing is described. To obtain high-speed operation, it features a pair of differential clock channels inside cells, differential clock distribution with the placement of differential wires of equal length and load, a performance-driven layout, and a highly accurate static timing analysis. A computer-aided-design-based optimization technology for power dissipation makes cell currents minimum while maintaining the circuit speed. A 5.6-K gate synchronous digital hierarchy signal-processing LSI operating at 1.6 Gbit/s with only 3.9 W power consumption demonstrates the effectiveness of this design method.
机译:描述了一种用于千兆位/秒信号处理的低功率Si双极标准单元LSI设计方法。为了获得高速运行,它具有单元内部的一对差分时钟通道,差分时钟分布以及相等长度和负载的差分线的放置,性能驱动的布局以及高精度的静态时序分析。基于计算机辅助设计的功耗优化技术使电池电流最小,同时保持电路速度。一个工作在1.6 Gbit / s,功耗仅为3.9 W的5.6 K门同步数字体系信号处理LSI证明了这种设计方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号