...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Clock-deskew buffer using a SAR-controlled delay-locked loop
【24h】

Clock-deskew buffer using a SAR-controlled delay-locked loop

机译:使用SAR控制的延迟锁定环路的时钟去歪斜缓冲器

获取原文
获取原文并翻译 | 示例

摘要

A successive approximation register-controlled delay-locked loop (SARDLL) has been fabricated in a 0.25-/spl mu/m standard n-well DPTM CMOS process to realize a fast-lock clock-deskew buffer for long distance clock distribution. This DLL adopts a binary search method to shorten lock time while maintaining tight synchronization between input and output clocks. The measured lock time of the proposed SARDLL is within 30 clock cycles at 100-MWz clock input. The power dissipation is 3.3 mW (not including off-chip driver's) at a 1.1-V supply voltage while the measured rms and peak-to-peak jitter are 11.3 ps and 95 /spl mu/s, respectively.
机译:在0.25- / splμm/ m标准n阱DPTM CMOS工艺中制造了逐次逼近的寄存器控制的延迟锁定环(SARDLL),以实现用于长距离时钟分配的快速锁定时钟偏移校正缓冲器。该DLL采用二进制搜索方法来缩短锁定时间,同时保持输入和输出时钟之间的紧密同步。在100 MWz时钟输入下,建议的SARDLL的测量锁定时间在30个时钟周期内。在1.1V电源电压下,功耗为3.3 mW(不包括片外驱动器),而测得的rms和峰峰值抖动分别为11.3 ps和95 / spl mu / s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号