首页> 外文期刊>IEEE Journal of Solid-State Circuits >40-Gb/s 2:1 multiplexer and 1:2 demultiplexer in 120-nm standard CMOS
【24h】

40-Gb/s 2:1 multiplexer and 1:2 demultiplexer in 120-nm standard CMOS

机译:120纳米标准CMOS中的40 Gb / s 2:1多路复用器和1:2解复用器

获取原文
获取原文并翻译 | 示例

摘要

We present an integrated 2:1 multiplexer and a companion 1:2 demultiplexer in CMOS. Both integrated circuits (ICs) operate up to a bit rate of 40 Gb/s. The 2:1 multiplexer features two in-phase data inputs which are achieved by a master-slave flip-flop and a master-slave-master flip-flop. Current-mode logic is used because of the higher speed compared to static CMOS and the robustness against common-mode disturbances. The multiplexer uses no output buffer and directly drives the 50-Ω environment. An inductance connected in series to the output in combination with shunt peaking is used to enhance the bandwidth of the multiplexer. Fully symmetric on-chip inductors are used for peaking. The inductors are mutually coupled to save chip area. Lumped equivalent models of both peaking inductors allow optimization of the circuit. The ICs are fabricated in a 120-nm standard CMOS technology and use 1.5-V supply voltage. Measured eye diagrams of both ICs demonstrate their performance.
机译:我们提出了CMOS中集成的2:1多路复用器和伴随的1:2多路分解器。两种集成电路(IC)的最高工作速率均为40 Gb / s。 2:1多路复用器具有两个同相数据输入,这些数据通过一个主从触发器和一个主从主触发器来实现。之所以使用电流模式逻辑,是因为与静态CMOS相比,它具有更高的速度以及对共模干扰的鲁棒性。多路复用器不使用输出缓冲器,而是直接驱动50Ω环境。串联连接至输出的电感与并联峰值并联用于增强多路复用器的带宽。完全对称的片上电感器用于峰化。电感器相互耦合以节省芯片面积。两个峰值电感的集中等效模型可以优化电路。这些IC采用120纳米标准CMOS技术制造,并使用1.5V的电源电压。两种IC的实测眼图表明了它们的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号