首页> 外文期刊>IEEE Journal of Solid-State Circuits >Content-Addressable Memory (CAM) Circuits and Architectures: A Tutorial and Survey
【24h】

Content-Addressable Memory (CAM) Circuits and Architectures: A Tutorial and Survey

机译:内容可寻址存储器(CAM)电路和体系结构:教程和调查

获取原文
获取原文并翻译 | 示例

摘要

We survey recent developments in the design of large-capacity content-addressable memory (CAM). A CAM is a memory that implements the lookup-table function in a single clock cycle using dedicated comparison circuitry. CAMs are especially popular in network routers for packet forwarding and packet classification, but they are also beneficial in a variety of other applications that require high-speed table lookup. The main CAM-design challenge is to reduce power consumption associated with the large amount of parallel active circuitry, without sacrificing speed or memory density. In this paper, we review CAM-design techniques at the circuit level and at the architectural level. At the circuit level, we review low-power matchline sensing techniques and searchline driving approaches. At the architectural level we review three methods for reducing power consumption.
机译:我们调查了大容量内容可寻址存储器(CAM)设计的最新发展。 CAM是使用专用比较电路在单个时钟周期内实现查找表功能的存储器。 CAM在网络路由器中特别流行,用于数据包转发和数据包分类,但它们在需要高速表查找的各种其他应用程序中也很有用。 CAM设计的主要挑战是在不牺牲速度或内存密度的情况下,减少与大量并行有源电路相关的功耗。在本文中,我们回顾了电路级和架构级的CAM设计技术。在电路方面,我们回顾了低功率匹配线传感技术和搜索线驱动方法。在体系结构级别,我们回顾了三种降低功耗的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号