首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 40-mW 7-bit 2.2-GS/s Time-Interleaved Subranging CMOS ADC for Low-Power Gigabit Wireless Communications
【24h】

A 40-mW 7-bit 2.2-GS/s Time-Interleaved Subranging CMOS ADC for Low-Power Gigabit Wireless Communications

机译:用于低功率千兆位无线通信的40mW 7位2.2-GS / s时间交错式细分CMOS ADC

获取原文
获取原文并翻译 | 示例

摘要

A 7-bit, 2.2-GS/s time-interleaved subranging CMOS analog-to-digital converter (ADC) for low-power gigabit wireless communication system-on-a-chip (SoC) is presented. A time-splitting subranging architecture is invented to significantly boost the speed of individual ADC channels. In addition, a low-power and fast-settling distributed resistor array for reference voltages is proposed to mitigate gain mismatches within channels. Moreover, the channel offset mismatches are calibrated through the digital- controlled corrective current sources embedded in the track-and-hold amplifiers of each sub-ADC. The prototype is implemented in 65 nm CMOS, occupying only 0.3 mm $^{2}$ chip area and consuming 40 mW at 2.2 GS/s from a 1 V supply. Measured signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) are 38 dB and 46 dB, respectively, with a 1.08 GHz input at 2.2 GS/s sampling rate. The effective number of bits (ENOB) is 6.0 bits at Nyquist rate, and the figure-of-merit (F.O.M.) is 0.28 pJ/conv.-step. This prototype has also been integrated into a gigabit self-healing wireless transceiver SoC.
机译:提出了一种用于低功耗千兆位无线片上系统(SoC)的7位,2.2-GS / s时间交错式CMOS模数转换器(ADC)。发明了时间分割细分架构,以显着提高单个ADC通道的速度。另外,提出了一种用于参考电压的低功耗,快速建立的分布式电阻器阵列,以减轻通道内的增益失配。而且,通道偏移失配通过嵌入在每个子ADC的采样保持放大器中的数字控制校正电流源进行校准。该原型在65 nm CMOS中实现,仅占用0.3 mm 2的芯片面积,并且在1 V电源下以2.2 GS / s的功耗消耗40 mW。测得的信噪比和失真比(SNDR)和无杂散动态范围(SFDR)分别为1.08 GHz输入和2.2 GS / s采样率时为38 dB和46 dB。在奈奎斯特速率下,有效位数(ENOB)为6.0位,品质因数(F.O.M.)为0.28 pJ /转换步长。该原型也已集成到千兆位自愈无线收发器SoC中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号