首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 12b 250 MS/s Pipelined ADC With Virtual Ground Reference Buffers
【24h】

A 12b 250 MS/s Pipelined ADC With Virtual Ground Reference Buffers

机译:具有虚拟接地参考缓冲器的12b 250 MS / s流水线ADC

获取原文
获取原文并翻译 | 示例
           

摘要

The virtual ground reference buffer (VGRB) technique is introduced as a means to improve the performance of switched-capacitor circuits. The technique enhances the performance by improving the feedback factor of the op-amp without affecting the signal gain. The bootstrapping action of the level-shifting buffers relaxes key op-amp performance requirements including unity-gain bandwidth, noise, open-loop gain and offset compared with conventional circuits. This reduces the design complexity and the power consumption of op-amp based circuits. Based on this technique, a 12 b pipelined ADC is implemented in 65 nm CMOS that achieves 67.0 dB SNDR at 250 MS/s and consumes 49.7 mW of power from a 1.2 V power supply.
机译:引入了虚拟接地参考缓冲器(VGRB)技术,以改善开关电容器电路的性能。该技术通过改善运算放大器的反馈因子而不影响信号增益来提高性能。与传统电路相比,电平移位缓冲器的自举动作放宽了关键运算放大器的性能要求,包括单位增益带宽,噪声,开环增益和失调。这降低了设计复杂度和基于运算放大器的电路的功耗。基于此技术,在65 nm CMOS中实现了12b流水线ADC,在250 MS / s时达到67.0 dB SNDR,并从1.2 V电源消耗49.7 mW的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号