首页> 外文期刊>Solid-State Circuits, IEEE Journal of >An 8.2 Gb/s-to-10.3 Gb/s Full-Rate Linear Referenceless CDR Without Frequency Detector in 0.18 μm CMOS
【24h】

An 8.2 Gb/s-to-10.3 Gb/s Full-Rate Linear Referenceless CDR Without Frequency Detector in 0.18 μm CMOS

机译:0.18μmCMOS中的无频率检测器的8.2 Gb / s至10.3 Gb / s全速率线性无参考CDR

获取原文
获取原文并翻译 | 示例
           

摘要

An 8.2 Gb/s-to-10.3 Gb/s full-rate referenceless CDR in 0.18 m CMOS is presented. By realizing an asymmetric phase detector transfer curve, the linear CDR's “single-sided” capture range increases, which allows the Hogge phase detector itself to function as a frequency detector, thus eliminating the need for the reference clock and the separate frequency detector in conventional dual-loop CDRs. Robust frequency and phase acquisition is demonstrated. Furthermore, a new phase adjustment mode is added to further improve the jitter tolerance performance. The measurement results show that with a 10.3 Gb/s 2-1 PRBS input, the random jitter at the output data is 0.336 ps, and the out-of-band jitter tolerance is 0.34 UI.
机译:提出了在0.18 m CMOS中的8.2 Gb / s至10.3 Gb / s全速率无参考CDR。通过实现非对称的鉴相器传输曲线,线性CDR的“单面”捕获范围增加了,这使得Hogge鉴相器本身可以用作频率检测器,从而消除了常规中对参考时钟和独立频率检测器的需求双环CDR。演示了稳健的频率和相位采集。此外,添加了新的相位调整模式以进一步提高抖动容限性能。测量结果表明,使用10.3 Gb / s 2-1 PRBS输入时,输出数据的随机抖动为0.336 ps,带外抖动容限为0.34 UI。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号