首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 10-Gb/s CMOS CDR and DEMUX IC With a Quarter-Rate Linear Phase Detector
【24h】

A 10-Gb/s CMOS CDR and DEMUX IC With a Quarter-Rate Linear Phase Detector

机译:具有四分之一速率线性相位检测器的10 Gb / s CMOS CDR和DEMUX IC

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a 10-Gb/s clock and data recovery (CDR) and demultiplexer IC in a 0.13-mum CMOS process. The CDR uses a new quarter-rate linear phase detector, a new data recovery circuit, and a four-phase 2.5-GHz LC quadrature voltage-controlled oscillator for both wide phase error pulses and low power consumption. The chip consumes 100 mA from a 1.2-V core supply and 205 mA from a 2.5-V I/O supply including 18 preamplifiers and low voltage differential signal (LVDS) drivers. When 9.95328-Gb/s 231-1 pseudorandom binary sequence is used, the measured bit-error rate is better than 10-15 and the jitter tolerance is 0.5UIpp, which exceeds the SONET OC-192 standard. The jitter of the recovered clock is 2.1 psrms at a 155.52MHz monitoring clock pin. Multiple bit rates are supported from 9.4 Gb/s to 11.3 Gb/s
机译:本文介绍了一种采用0.13微米CMOS工艺的10 Gb / s时钟和数据恢复(CDR)和解复用器IC。 CDR使用一个新的四分之一速率线性相位检测器,一个新的数据恢复电路以及一个四相2.5GHz LC正交压控振荡器,以实现宽相位误差脉冲和低功耗。该芯片从1.2V内核电源消耗100mA电流,从2.5V I / O电源消耗205mA电流,包括18个前置放大器和低压差分信号(LVDS)驱动器。当使用9.95328-Gb / s 231-1伪随机二进制序列时,测得的误码率优于10-15,抖动容限为0.5UIpp,超过了SONET OC-192标准。在155.52MHz的监视时钟引脚上,恢复时钟的抖动为2.1 psrms。从9.4 Gb / s到11.3 Gb / s支持多种比特率

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号