...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >10 Gb/s Linear Full-Rate CMOS Phase Detector for Clock Data Recovery Circuit
【24h】

10 Gb/s Linear Full-Rate CMOS Phase Detector for Clock Data Recovery Circuit

机译:用于时钟数据恢复电路的10 Gb / s线性全速率CMOS鉴相器

获取原文
获取原文并翻译 | 示例
           

摘要

An improved linear full-rate CMOS 10 Gb/s phase detector is proposed. The improved phase detector overcomes the difficulties in realizing the full-rate operation by adding an I/Q splitter for the input data. Such a topology enlarges the pulse width of output signals to ease the full clock rate operation and the problem of the half period skew in the whole clock data recovery system. The proposed topology is able to provide a good linearity over a wider operating range of input phase offset compared to that of existing designs. The phase detector using the Chartered 0.18 μm CMOS process is capable of operating up to a 10 GHz clock rate and 10 Gb/s input data for a 1.8 V supply voltage with 31 mW power consumption.
机译:提出了一种改进的线性全速率CMOS 10 Gb / s鉴相器。改进的鉴相器通过为输入数据添加I / Q分配器,克服了实现全速率操作的困难。这样的拓扑扩大了输出信号的脉冲宽度,以减轻整个时钟速率的操作以及整个时钟数据恢复系统中半周期偏斜的问题。与现有设计相比,所提出的拓扑能够在更宽的输入相位偏移工作范围内提供良好的线性度。使用特许的0.18μmCMOS工艺的鉴相器能够以高达31 GHz的功耗工作于10 GHz时钟速率和10 Gb / s输入数据,从而获得1.8 V电源电压。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号