首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 1.0–4.0-Gb/s All-Digital CDR With 1.0-ps Period Resolution DCO and Adaptive Proportional Gain Control
【24h】

A 1.0–4.0-Gb/s All-Digital CDR With 1.0-ps Period Resolution DCO and Adaptive Proportional Gain Control

机译:具有1.0ps周期分辨率DCO和自适应比例增益控制的1.0–4.0Gb / s全数字CDR

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes the design and implementation of an all-digital clock and data recovery circuit (ADCDR) for multigigabit/s operation. The proposed digitally-controlled oscillator (DCO) incorporating a supply-controlled ring oscillator with a digitally-controlled resistor (DCR) generates wide-frequency-range multiphase clocks with fine resolution. With an adaptive proportional gain controller (APGC) which continuously adjusts a proportional gain, the proposed ADCDR recovers data with a low-jitter clock and tracks large input jitter rapidly, resulting in enhanced jitter performance. A digital frequency-acquisition loop with a proportional control greatly reduces acquisition time. Fabricated in a 0.13-$mu{hbox {m}}$ CMOS process with a 1.2-V supply, the ADCDR occupies 0.074 ${hbox {mm}}^{2}$ and operates from 1.0 Gb/s to 4.0 Gb/s with a bit error rate of less than $10^{-14}$. At a 3.0-Gb/s $2^{31}-1$ PRBS, the measured jitter in the recovered clock is 3.59 ${hbox {ps}}_{rm rms}$ and 29.4 ${hbox {ps}}_{rm pp}$, and the power consumption is 11.4 mW.
机译:本文介绍了用于千兆位/秒操作的全数字时钟和数据恢复电路(ADCDR)的设计和实现。所提出的数字控制振荡器(DCO)将电源控制的环形振荡器与数字控制的电阻器(DCR)结合在一起,可以产生具有高分辨率的宽频率多相时钟。借助自适应比例增益控制器(APGC)不断调整比例增益,建议的ADCDR以低抖动时钟恢复数据并快速跟踪大输入抖动,从而增强了抖动性能。具有比例控制的数字频率采集环路大大缩短了采集时间。 ADCDR采用0.13- $ mu {hbox {m}} $ CMOS工艺制造,电源电压为1.2V,占用0.074 $ {hbox {mm}} ^ {2} $,工作频率为1.0 Gb / s至4.0 Gb / s。的误码率小于$ 10 ^ {-14} $。在3.0 Gb / s $ 2 ^ {31} -1 $ PRBS的情况下,恢复的时钟中测得的抖动为3.59 $ {hbox {ps}} _ {rm rms} $和29.4 $ {hbox {ps}} _ { rm pp} $,功耗为11.4 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号