首页> 外文期刊>IEEE Journal of Solid-State Circuits >Design of digital filters for advanced telecommunications ASIC's using a special-purpose silicon compiler
【24h】

Design of digital filters for advanced telecommunications ASIC's using a special-purpose silicon compiler

机译:使用专用硅编译器设计用于高级电信ASIC的数字滤波器

获取原文
获取原文并翻译 | 示例

摘要

Complex DSP (digital signal processor) ASICs (application-specific integrated circuits) typically feature high-quality filters implemented as dedicated blocks. FIDYS (filter 1di synthesis system) is a new VLSI recursive filter compiler, specifically designed to meet those needs. It is fully integrated from behavioral frequency template specifications down to layout. It comprises a specific approximation and synthesis procedure, the generation of a systolic architecture with parameterized pipelining based on dedicated bit-serial operators, and final generation of a densely packed layout based on a minimal dedicated set of 1- mu m CMOS basic cells. A lossless discrete integrator ladder filter structure is used. It features an outstanding low sensitivity and a high degree of modularity and regularity that directly result in streamlined hardware and an efficient placement with minimal routing overhead. Examples of representative applications for telecommunications circuits are presented.
机译:复杂的DSP(数字信号处理器)ASIC(专用集成电路)通常具有实现为专用模块的高质量滤波器。 FIDYS(过滤器1di合成系统)是一种新的VLSI递归过滤器编译器,专门为满足这些需求而设计。它从行为频率模板规范一直到布局都完全集成。它包括特定的逼近和综合过程,基于专用位串行运算符的带有参数化流水线的脉动体系结构的生成,以及基于最小专用1微米CMOS基本单元集的密集封装布局的最终​​生成。使用了无损离散积分梯形滤波器结构。它具有出色的低灵敏度,高度的模块化和规则性,可直接导致简化的硬件和高效的布局,而布线成本却最小。给出了电信电路代表性应用的例子。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号