...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Synthesis techniques for CMOS folded source-coupled logic circuits
【24h】

Synthesis techniques for CMOS folded source-coupled logic circuits

机译:CMOS折叠式源极耦合逻辑电路的合成技术

获取原文
获取原文并翻译 | 示例
           

摘要

The application of series-gated, multiplexer-minimization, and variable-entered mapping methods to the synthesis of fully differential CMOS folded source-coupled logic (FSCL) gates is described. In contrast to conventional static logic, FSCL dissipates DC power. Its total power consumption is competitive at higher speeds where its low digital switching noise is most advantageous. The minimum propagation delay of a simple FSCL gate compares favorably to a conventional gate. Complex functions are generally faster in FSCL since its fully differential topology requires fewer stages of delay. Simulated and measured results are presented for several combinational and sequential FSCL gates in a 2- mu m p-well CMOS process. With V/sub dd/=5 V, a FSCL (static) inverter achieved a minimum propagation delay of 400 ps (350 ps) with a power-delay product of 0.5 pJ (0.3 pJ); a FSCL (static) 1-b full adder achieved a minimum delay of 3.0 ns (12.0 ns) with a power-delay product of 0.3 pJ (11.0 pJ).
机译:描述了串联门控,多路复用器最小化和可变输入映射方法在全差分CMOS折叠源极耦合逻辑(FSCL)门的合成中的应用。与传统的静态逻辑相反,FSCL消耗直流功率。它的总功耗在低速数字开关噪声最为有利的更高速度下具有竞争力。简单的FSCL栅极的最小传播延迟与传统的栅极相比具有优势。 FSCL中的复杂功能通常更快,因为它的完全差分拓扑需要更少的延迟阶段。给出了在2微米p阱CMOS工艺中几个组合和顺序FSCL栅极的仿真和测量结果。在V / sub dd / = 5 V的情况下,FSCL(静态)逆变器的最小传播延迟为400 ps(350 ps),功率延迟积为0.5 pJ(0.3 pJ)。一个FSCL(静态)1-b全加法器的最小延迟为3.0 ns(12.0 ns),功耗延迟积为0.3 pJ(11.0 pJ)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号