首页> 外文期刊>IEEE Journal of Solid-State Circuits >Power consumption estimation in CMOS VLSI chips
【24h】

Power consumption estimation in CMOS VLSI chips

机译:CMOS VLSI芯片中的功耗估算

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Power consumption from logic circuits, interconnections, clock distribution, on chip memories, and off chip driving in CMOS VLSI is estimated. Estimation methods are demonstrated and verified. An estimate tool is created. Power consumption distribution between interconnections, clock distribution, logic gates, memories, and off chip driving are analyzed by examples. Comparisons are done between cell library, gate array, and full custom design. Also comparisons between static and dynamic logic are given. Results show that the power consumption of all interconnections and off chip driving can be up to 20% and 65% of the total power consumption respectively. Compared to cell library design, gate array designed chips consume about 10% more power, and power reduction in full custom designed chips could be 15%.
机译:估计了CMOS VLSI中逻辑电路,互连,时钟分配,片内存储器和片外驱动的功耗。估计方法得到了证明和验证。创建一个估计工具。通过示例分析了互连之间的功耗分配,时钟分配,逻辑门,存储器和片外驱动。在单元库,门阵列和完全定制设计之间进行了比较。还给出了静态和动态逻辑之间的比较。结果表明,所有互连和芯片外驱动的功耗分别高达总功耗的20%和65%。与单元库设计相比,门阵列设计的芯片功耗高约10%,而完全定制设计的芯片功耗可降低15%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号