首页> 外文期刊>IEEE Transactions on Software Engineering >Combining a performance estimation methodology with a hardware/software codesign flow supporting multiprocessor systems
【24h】

Combining a performance estimation methodology with a hardware/software codesign flow supporting multiprocessor systems

机译:将性能评估方法与支持多处理器系统的硬件/软件代码流结合起来

获取原文
获取原文并翻译 | 示例

摘要

This paper addresses performance estimation and architecture exploration issues within the context of hardware/software codesign. We introduce a new methodology to rapidly explore the large design space encountered in hardware/software systems. The proposed methodology is based on a fast and accurate estimation approach. This estimation approach takes advantage of both system and RT levels of abstraction, and combines both static and dynamic analysis techniques, in order to obtain the best trade-off between speed and accuracy. It has been implemented as an extension to a hardware/software codesign flow to enable the exploration of a large number of multiprocessor architecture solutions from the very start of the design process. The effectiveness of the proposed methodology is illustrated by a significant application example. Experimental results indicate strong advantages of the proposed methodology.
机译:本文在硬件/软件代码签名的背景下解决了性能评估和体系结构探索问题。我们引入了一种新的方法来快速探索硬件/软件系统中遇到的大型设计空间。所提出的方法基于快速准确的估计方法。这种估计方法充分利用了系统和RT的抽象级别,并结合了静态和动态分析技术,以便在速度和精度之间取得最佳平衡。它已被实现为硬件/软件代码流的扩展,以使从设计过程的一开始就可以探索大量的多处理器体系结构解决方案。一个重要的应用实例说明了所提出方法的有效性。实验结果表明了该方法的强大优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号