首页> 外文期刊>IEEE Transactions on Parallel and Distributed Systems >Design of an adaptive cache coherence protocol for large scale multiprocessors
【24h】

Design of an adaptive cache coherence protocol for large scale multiprocessors

机译:大型多处理器自适应高速缓存一致性协议的设计

获取原文
获取原文并翻译 | 示例

摘要

A large scale, cache-based multiprocessor that is interconnected by a hierarchical network such as hierarchical buses or a multistage interconnection network (MIN) is considered. An adaptive cache coherence scheme for the system is proposed based on a hardware approach that handles multiple shared reads efficiently. The new protocol allows multiple copies of a shared data block in the hierarchical network, but minimizes the cache coherence overhead by dynamically partitioning the network into sharing and nonsharing regions based on program behavior. The new cache coherence scheme effectively utilizes the bandwidth of the hierarchical networks and exploits the locality properties of parallel algorithms. Simulation experiments have been carried out to analyze the performance of the new protocol. The simulation results show that the new protocol gives 15% to 30% performance improvement over some existing cache coherence schemes on similar systems for a wide range of workload parameters.
机译:考虑通过诸如分层总线或分层互连网络(MIN)之类的分层网络互连的大规模,基于缓存的多处理器。基于一种有效处理多个共享读取的硬件方法,提出了一种适用于系统的自适应高速缓存一致性方案。新协议允许在分层网络中共享数据块的多个副本,但通过基于程序行为将网络动态划分为共享区域和非共享区域,可以最大程度地减少缓存一致性开销。新的缓存一致性方案有效地利用了分层网络的带宽,并利用了并行算法的局部性。已经进行了仿真实验以分析新协议的性能。仿真结果表明,对于各种工作负载参数,新协议相对于类似系统上的某些现有缓存一致性方案,性能提高了15%至30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号