首页> 外文期刊>Computer standards & interfaces >Implementation of cache coherence protocol for COMA multiprocessor systems based on the scalable coherent interface
【24h】

Implementation of cache coherence protocol for COMA multiprocessor systems based on the scalable coherent interface

机译:基于可扩展一致性接口的COMA多处理器系统缓存一致性协议的实现

获取原文
获取原文并翻译 | 示例
       

摘要

The Scalable Coherent Interface (SCI) provides high bandwidth, low latency communication in systems with point-to-point links. SCI can also support cache coherence in shared memory multiprocessors. Existing Cache-Only Memory Architecture (COMA) systems are all based on communication and cache coherence protocols other than SCI. Hierarchical COMA systems generally suffer from high message latencies. In this paper, we examine the implementation of COMA multiprocessors using SCI protocol. Implementing the SCI communication protocol in hierarchical COMA systems reduces latencies and its cache coherence protocol will reduce directory sizes. In this work, a hierarchical COMA system was modified so that it fits the SCI. In addition, a new replacement policy is proposed in which replaced lines swap storage locations with new ones fetched into the attraction memory. Similar to other COMA systems, this new system still gives high performance when part of the attraction memory is left unallocated. However, the performance of this system is slightly influenced by the initial distribution of data across the system.
机译:可扩展相干接口(SCI)在具有点对点链接的系统中提供高带宽,低延迟的通信。 SCI还可以支持共享内存多处理器中的缓存一致性。现有的仅缓存内存体系结构(COMA)系统都基于通信和缓存一致性协议,而不是SCI。分层COMA系统通常会遭受高消息延迟。在本文中,我们研究了使用SCI协议的COMA多处理器的实现。在分层COMA系统中实现SCI通信协议可减少延迟,其缓存一致性协议将减小目录大小。在这项工作中,对分层COMA系统进行了修改,使其适合SCI。另外,提出了新的替换策略,其中替换的行将存储位置与获取到吸引力存储器中的新位置交换存储位置。与其他COMA系统类似,当部分吸引力存储器未分配时,此新系统仍可提供高性能。但是,该系统的性能受整个系统中数据的初始分布的影响很小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号