首页> 外文期刊>Parallel and Distributed Systems, IEEE Transactions on >On-Chip Sensor Network for Efficient Management of Power Gating-Induced Power/Ground Noise in Multiprocessor System on Chip
【24h】

On-Chip Sensor Network for Efficient Management of Power Gating-Induced Power/Ground Noise in Multiprocessor System on Chip

机译:片上传感器网络可有效管理多处理器片上系统中的功率门控引起的功率/地面噪声

获取原文
获取原文并翻译 | 示例
       

摘要

Reducing feature sizes and power supply voltage allows integrating more processing units (PUs) on multiprocessor system on chip (MPSoC) to satisfy the increasing demands of applications. However, it also makes MPSoC more susceptible to various reliability threats, such as high temperature and power/ground (P/G) noise. As the scale and complexity of MPSoC continuously increase, monitoring and mitigating reliability threats at runtime could offer better performance, scalability, and flexibility for MPSoC designs. In this paper, we propose a systematic approach, on-chip sensor network (SENoC), to collaboratively predict, detect, report, and alleviate runtime threats in MPSoC. SENoC not only detects reliability threats and shares related information among PUs, but also plans and coordinates the reactions of related PUs in MPSoC. SENoC is used to alleviate the impacts of simultaneous switching noise in MPSoC's P/G network during power gating. Based on the detailed noise behaviors under different scenarios derived by our circuit-level MPSoC P/G noise simulation and analysis platform, simulation results show that SENoC helps to achieve on average 26.2 percent performance improvement compared with the traditional stop-go method with 1.4 percent area overhead in an 8*8-core MPSoC in 45 nm. An architecture-level cycle-accurate simulator based on SystemC is implemented to study the performance of the proposed SENoC. By applying sophisticated scheduling techniques to optimize the total system performance, a higher performance improvement of 43.5 percent is achieved for a set of real-life applications.
机译:减小功能尺寸和电源电压允许在多处理器片上系统(MPSoC)上集成更多处理单元(PU),以满足不断增长的应用需求。但是,这也使MPSoC更容易受到各种可靠性威胁的影响,例如高温和电源/地(P / G)噪声。随着MPSoC的规模和复杂性不断增加,在运行时监视和缓解可靠性威胁可以为MPSoC设计提供更好的性能,可伸缩性和灵活性。在本文中,我们提出了一种系统的方法,即片上传感器网络(SENoC),以协同预测,检测,报告和缓解MPSoC中的运行时威胁。 SENoC不仅可以检测可靠性威胁并在PU之间共享相关信息,而且还可以计划和协调MPSoC中相关PU的反应。 SENoC用于缓解电源门控期间MPSoC的P / G网络中同时开关噪声的影响。根据我们的电路级MPSoC P / G噪声仿真和分析平台得出的在不同情况下的详细噪声行为,仿真结果表明,与传统的停走走走方法(1.4%)相比,SENoC有助于平均提高26.2%的性能。 45 nm的8 * 8核MPSoC的区域开销。实现了基于SystemC的体系结构级精确周期的模拟器,以研究所提出的SENoC的性能。通过应用复杂的调度技术来优化整个系统的性能,对于一组实际应用程序,可以将性能提高43.5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号