首页> 外文期刊>IEEE Transactions on Neural Networks >Analog recurrent decision circuit with high signal-voltage symmetry and delay-time equality to improve continuous-time convergence performance
【24h】

Analog recurrent decision circuit with high signal-voltage symmetry and delay-time equality to improve continuous-time convergence performance

机译:具有高信号电压对称性和延迟时间相等性的模拟递归决策电路,可改善连续时间收敛性能

获取原文
获取原文并翻译 | 示例

摘要

This paper reports experimental results showing that the recall dynamics of analog associative memories is largely influenced by signal-voltage symmetry of synaptic weights and inverse-noninverse delay-time equality of neurons. We propose a highly symmetric synapse and an equi-delaying neuron. We fabricated an association chip comprised of them to demonstrate a high association performance. In comparison experiments, we also observe large performance degradations when the symmetry or delay equality is deteriorated. We analyze the dynamics based on the statistics of recall results. The proposals and the analysis results are widely applicable to analog recurrent convergence circuits.
机译:本文报道的实验结果表明,模拟联想记忆的召回动力学在很大程度上受信号突触权重的信号电压对称性和神经元的逆非逆延迟时间相等性影响。我们提出了一个高度对称的突触和一个等延迟的神经元。我们制造了由它们组成的关联芯片,以展示出较高的关联性能。在比较实验中,当对称性或延迟相等性恶化时,我们还观察到性能大幅下降。我们根据召回结果的统计数据分析动态。这些建议和分析结果可广泛应用于模拟递归收敛电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号