首页> 外文期刊>Microprocessors and Microsystems >An adaptive write error detection technique in on-chip caches of multi-level caching systems
【24h】

An adaptive write error detection technique in on-chip caches of multi-level caching systems

机译:多级缓存系统的片上缓存中的自适应写错误检测技术

获取原文
获取原文并翻译 | 示例
           

摘要

Cache memories are becoming an integral part of modern computer systems and are instrumented in various ways. As a result of the nature of reference locality, the CPU mostly communicates instructions and data with the first level on-chip caches that are originally fetched from the secondary cache or memory with very low frequency. Thus, the guarantee of this initial fetch-and-write into the first level cache, which is rare but fundamental for correct future operation, is indispensable for a dependable caching system. This paper presents a new cache write error detection scheme, called cache write sure (CWS), which exploits the preexisting information redundancy of the multi-level caching systems. The effectivencess of this detection technique is evaluated by using on-the-fly trace driven simulations of thirteen benchmarks combined with software error injection. The results show that for most workloads, the CWS provides almost complete write error detection for non-protected I-cache in a two-level on-chip caching system with a cache cycle time ratio between L1 and L2 of 1:5. At the same time. it can also cover 57.9 of write error for D-cache.
机译:高速缓存正在成为现代计算机系统的组成部分,并且以各种方式进行检测。由于参考位置的性质,CPU主要将指令和数据与最初从二级缓存或存储器中以非常低的频率获取的第一级片上缓存进行通信。因此,对于可靠的缓存系统来说,保证这种初始取入并写入第一级缓存的保证是罕见的,但是对于将来正确的操作而言,这是必不可少的。本文提出了一种新的缓存写错误检测方案,称为缓存写保证(CWS),该方案利用了多级缓存系统中预先存在的信息冗余。通过使用十三个基准的动态跟踪驱动模拟以及软件错误注入,可以评估这种检测技术的有效性。结果表明,对于大多数工作负载,CWS在两级片上缓存系统中为L1和L2之间的缓存周期比为1:5的非保护I缓存提供了几乎完整的写错误检测。与此同时。它也可以覆盖D-cache的57.9写错误。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号