首页> 外文期刊>Microprocessors and microsystems >FPGA implementation of highly scalable AES algorithm using modified mix column with gate replacement technique for security application in TCP/IP
【24h】

FPGA implementation of highly scalable AES algorithm using modified mix column with gate replacement technique for security application in TCP/IP

机译:FPGA的高度可扩展AES算法的FPGA实现,采用改进的混合列和门替换技术,用于TCP / IP中的安全性应用

获取原文
获取原文并翻译 | 示例

摘要

Field Programmable Gate Arrays (FPGA) offers a faster, increasingly adjustable arrangement. Earlier Data Encryption Standard (DES) algorithms have been developed, however it could not keep up with advancement in a technology and it is no longer appropriate for security. With this motivation, this work developed an efficient FPGA implementation of Advanced Encryption Standard (AES) targets to investigate a huge number of security processes followed in the TCP/IP protocol suite and to suggest a novel new architecture for the existing version. The first contribution of the studies turned into to provide the safety for packages of the utility layer protocols. The AES cryptographic encryption, decryption and key management set of rules to for the safety of transmission control protocol/internet protocol (TCP/IP) protocol suite turned into carried out. AES is one of the maximum famous cryptographic algorithms used for records safety. The cost and consumption of power in the AES can be decreased substantially by way of optimizing the structure of AES. This research article projects an implementation based on modification in Mix column in AES techniques which gives a compact structure with efficient mix column Boolean expression the usage of resource sharing architecture and gate replacement method. The ON-chip power utilization and area overhead of the proposed hardware implementation outperforms the preceding work performed in this area. The proposed architecture have been carried out on the most latest virtex 6 lower power Field programmable gate array (FPGA), whereas overhead and on-chip utilization of power are compared with the previous works and it is proved that proposed method has lower area utilization and ON-Chip utilization of power. (C) 2019 Elsevier B.V. All rights reserved.
机译:现场可编程门阵列(FPGA)提供了一种更快,越来越可调节的布置。已经开发了较早的数据加密标准(DES)算法,但是它不能跟上技术的发展,并且不再适合于安全性。出于这种动机,这项工作开发了一种高效的FPGA实施的高级加密标准(AES)目标,以研究TCP / IP协议套件中遵循的大量安全流程,并为现有版本提出一种新颖的新架构。研究的第一个贡献是为实用程序层协议的软件包提供安全性。 AES加密,解密和密钥管理规则集已实现,以确保传输控制协议/互联网协议(TCP / IP)协议套件的安全。 AES是用于记录安全的最著名的加密算法之一。通过优化AES的结构,可以大大降低AES的成本和功耗。本文研究了一种基于AES技术在Mix列中进行修改的实现,该实现使用资源共享架构和Gate替换方法的使用,给出了一个紧凑的结构,具有有效的mix列布尔表达式。拟议中的硬件实现的片上功率利用率和面积开销优于该领域中的先前工作。所提出的体系结构是在最新的virtex 6低功耗现场可编程门阵列(FPGA)上进行的,而功耗和片上功耗与以前的工作进行了比较,证明了所提出的方法具有较低的面积利用率和片内功率利用。 (C)2019 Elsevier B.V.保留所有权利。

著录项

  • 来源
    《Microprocessors and microsystems》 |2020年第3期|102972.1-102972.8|共8页
  • 作者

  • 作者单位

    AAA Coll Engn & Technol Dept Elect & Commun Engn Sivakasi India;

    Govt Coll Technol Dept Elect Engn Coimbatore Tamil Nadu India;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    TCP/IP; AES; FPGA; Virtex 6 Lower Power; Resource sharing architecture;

    机译:TCP / IP;AES;FPGA;Virtex 6低功耗;资源共享架构;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号