首页> 外文期刊>Microprocessors and microsystems >Compact FPGA architectures for the two-band fast discrete Hartley transform
【24h】

Compact FPGA architectures for the two-band fast discrete Hartley transform

机译:紧凑的FPGA架构,用于两频段快速离散Hartley变换

获取原文
获取原文并翻译 | 示例

摘要

The discrete Hartley transform is a real valued transform similar to the complex Fourier transform that finds numerous applications in a variety of fields including pattern recognition and signal and image processing. In this paper, we propose and study two compact and versatile hardware architectures for the computation of the 8 point, 16-point and 32-point Two-Band Fast Discrete Hartley Transform. These highly modular architectures have a symmetric and regular structure consisting of two blocks, a multiplication block and an addition/subtraction block. The first architecture utilizes 8 multipliers and 16 adders/subtractors, achieving a maximum clock frequency of 95 MHz. The second architecture utilizes only 4 multipliers and 8 adders/subtractors, achieving a maximum clock frequency of 100 MHz; however it requires additional multiplexers and more clock cycles (from 1 to 58 clock cycles depends on the points) for the computation. As a result, the proposed hardware architectures constitute an efficient choice for area-restricted applications such as embedded or pervasive computing systems.
机译:离散Hartley变换是一种类似于复数Fourier变换的实值变换,它在模式识别,信号和图像处理等各种领域中都有大量应用。在本文中,我们提出并研究了两种紧凑而通用的硬件架构,用于计算8点,16点和32点两频带快速离散Hartley变换。这些高度模块化的体系结构具有对称且规则的结构,该结构由两个块,一个乘法块和一个加/减块组成。第一种架构利用8个乘法器和16个加法器/减法器,实现了95 MHz的最大时钟频率。第二种架构仅利用4个乘法器和8个加法器/减法器,从而实现了最大时钟频率100 MHz。但是,它需要额外的多路复用器和更多的时钟周期(从1到58个时钟周期取决于点)进行计算。结果,所提出的硬件体系结构构成了诸如嵌入式或普适计算系统之类的区域受限应用的有效选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号