首页> 外文期刊>Microprocessors and microsystems >A Holistic Approach For Tightly Coupled Reconfigurable Parallel Processors
【24h】

A Holistic Approach For Tightly Coupled Reconfigurable Parallel Processors

机译:紧密耦合可重构并行处理器的整体方法

获取原文
获取原文并翻译 | 示例

摘要

New standards in signal, multimedia, and network processing for embedded electronics are characterized by computationally intensive algorithms, high flexibility due to the swift change in specifications. In order to meet demanding challenges of increasing computational requirements and stringent constraints on area and power consumption in fields of embedded engineering, there is a gradual trend towards coarse-grained parallel embedded processors. Furthermore, such processors are enabled with dynamic reconfiguration features for supporting time- and space-multiplexed execution of the algorithms. However, the formidable problem in efficient mapping of applications (mostly loop algorithms) onto such architectures has been a hindrance in their mass acceptance. In this paper we present (a) a highly param-eterizable, tightly coupled, and reconfigurable parallel processor architecture together with the corresponding power breakdown and reconfiguration time analysis of a case study application, (b) a retargetable methodology for mapping of loop algorithms, (c) a co-design framework for modeling, simulation, and programming of such architectures, and (d) loosely coupled communication with host processor.
机译:嵌入式电子设备在信号,多媒体和网络处理方面的新标准以计算密集型算法为特征,并且由于规格的快速变化而具有很高的灵活性。为了满足日益增长的计算需求以及对嵌入式工程领域中面积和功耗的严格限制的严峻挑战,逐渐出现了向粗粒度并行嵌入式处理器发展的趋势。此外,这种处理器具有动态重新配置功能,以支持算法的时空复用。但是,在将应用程序(主要是循环算法)有效映射到此类体系结构上的巨大问题一直困扰着它们的广泛接受。在本文中,我们介绍了(a)高度可参数化,紧密耦合和可重配置的并行处理器体系结构,以及案例研究应用程序的相应电源故障和重配置时间分析,(b)映射循环算法的可重定位方法, (c)用于此类架构的建模,仿真和编程的共同设计框架,以及(d)与主机处理器的松耦合通信。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号