首页> 外文期刊>Microprocessors and microsystems >Energy optimization of Application-Specific Instruction-Set Processors by using hardware accelerators in semicustom ICs technology
【24h】

Energy optimization of Application-Specific Instruction-Set Processors by using hardware accelerators in semicustom ICs technology

机译:通过半定制IC技术中的硬件加速器来优化专用指令集处理器的能量

获取原文
获取原文并翻译 | 示例

摘要

The increasing complexity of applications with a decreasing time-to-market requirement has created a strong interest in both high-performance and flexible embedded processors with a strong consideration for battery life. Low-power optimizations are therefore often applied toward the development of Application-Specific Instruction-Set Processors (ASIPs). In this paper ASIP accelerators for a typical DSP task are developed and synthesis results from six different cell-based and FPGA architectures are shown. By carefully analyzing algorithms and implementing appropriate accelerators with logic, it is shown that an increase in design performance is achieved while still reducing energy consumption due to the reduced latency of the task. In addition, we show cases when classic synthesis options can outperform new power optimization features in Xilinx ISE 11.1.
机译:随着上市时间的缩短,应用程序的日益复杂性引起了人们对高性能和灵活嵌入式处理器的浓厚兴趣,同时对电池寿命的要求也很高。因此,低功耗优化通常用于开发专用指令集处理器(ASIP)。在本文中,开发了用于典型DSP任务的ASIP加速器,并显示了来自六个不同的基于单元和FPGA架构的综合结果。通过仔细分析算法并使用逻辑实现适当的加速器,可以看出,在提高设计性能的同时,由于任务等待时间的减少,仍然可以降低能耗。此外,我们还演示了经典综合选项的性能优于Xilinx ISE 11.1的新功耗优化功能的情况。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号