首页> 外文期刊>Microprocessors and microsystems >A two-phase design space exploration strategy for system-level real-time application mapping onto MPSoC
【24h】

A two-phase design space exploration strategy for system-level real-time application mapping onto MPSoC

机译:用于将系统级实时应用映射到MPSoC的两阶段设计空间探索策略

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we present a two-phase design space exploration (DSE) approach to address the problem of real-time application mapping on a flexible MPSoC platform. Our approach is composed of two independent phases - analytical estimation/pruning and system simulation - communicating via a well-defined interface. The strength of the resulting strategy is twofold. On one hand, it is capable of combining the benefits of analytical models and simulation tools (i.e., speed and accuracy). And on the other hand, separating pruning and evaluation phases facilitates the integration of different or additional pruning techniques as well as other existing simulation tools. Finally, we also present several proof-of-concept DSE experiments to illustrate distinct aspects and capabilities of our framework. These experimental results reveal that our approach, compared to other approaches based only on analytical estimation models or simulations guided by e.g. genetic algorithms, not only can explore a large design space and reach a valid solution in a time-efficient way, but also can provide solutions optimizing resource usage efficiency, system traffic and processor load balancing.
机译:在本文中,我们提出了一种两阶段设计空间探索(DSE)方法,以解决在灵活的MPSoC平台上进行实时应用程序映射的问题。我们的方法由两个独立的阶段组成-分析估计/修剪和系统仿真-通过定义明确的界面进行通信。最终策略的强度是双重的。一方面,它能够结合分析模型和仿真工具的优势(即速度和准确性)。另一方面,将修剪和评估阶段分开可以简化不同或其他修剪技术以及其他现有仿真工具的集成。最后,我们还提出了一些概念验证的DSE实验,以说明我们框架的不同方面和功能。这些实验结果表明,与仅基于分析估计模型或由例如遗传算法不仅可以探索大型设计空间并以省时的方式获得有效的解决方案,而且可以提供优化资源使用效率,系统流量和处理器负载平衡的解决方案。

著录项

  • 来源
    《Microprocessors and microsystems》 |2014年第1期|9-21|共13页
  • 作者单位

    Institute for Applied Microelectronics, University of Las Palmas de Gran Canaria, Campus Universitario de Tafira, 35017 Las Palmas de Gran Canaria, Spain;

    Institute for Applied Microelectronics, University of Las Palmas de Gran Canaria, Campus Universitario de Tafira, 35017 Las Palmas de Gran Canaria, Spain;

    Institute for Applied Microelectronics, University of Las Palmas de Gran Canaria, Campus Universitario de Tafira, 35017 Las Palmas de Gran Canaria, Spain;

    Computer Systems Architecture Group, Informatics Institute, University of Amsterdam, Science Park 904, 1098 XH Amsterdam, The Netherlands;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Computer-aided design; Performance analysis; MP-SoC design; Experimentation; System-level design space exploration; Mapping strategy;

    机译:计算机辅助设计;绩效分析;MP-SoC设计;实验;系统级设计空间探索;映射策略;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号