首页> 外文期刊>Microprocessors and microsystems >Circuit design of Clos-based on-chip interconnection networks
【24h】

Circuit design of Clos-based on-chip interconnection networks

机译:基于Clos的片上互连网络的电路设计

获取原文
获取原文并翻译 | 示例

摘要

Single-hop non-blocking networks have the advantage of providing uniform latency and throughput, which is important for cache-coherent network-on-chip systems. This paper focuses on high performance circuit designs of multi-stage non-blocking networks as alternatives to crossbars. Existing work shows that Benes networks have much lower transistor count and smaller circuit area but longer delay than crossbars. To reduce the timing delay, we propose to design the Clos network built with larger size switches. Using less than half number of stages than the Benes network, the Clos network with 4x4 switches can significantly reduce the timing delay. The circuit designs of both Benes and Clos networks in different sizes are conducted considering two types of implementation of the configurable switch: with N-type metal-oxide-semiconductor logic (NMOS) transistors only and full transmission gates (TGs). The layout and simulation results under 45 nm technology show that the TG-based implementation demonstrates much better signal integrity than its counterpart. Clos networks achieve average 60% lower timing delay than Benes networks with even smaller area and power consumption. (C) 2016 Elsevier B.V. All rights reserved.
机译:单跳非阻塞网络具有提供统一的延迟和吞吐量的优势,这对于高速缓存一致性的片上网络系统很重要。本文重点介绍多级无阻塞网络的高性能电路设计,以替代交叉开关。现有工作表明,与交叉开关相比,Benes网络的晶体管数量少得多,电路面积更小,但延迟更长。为了减少时序延迟,我们建议设计使用较大尺寸的交换机构建的Clos网络。使用比Benes网络少一半的级数,具有4x4交换机的Clos网络可以大大减少时序延迟。考虑到可配置开关的两种实现方式,进行了不同大小的Benes和Clos网络的电路设计:仅使用N型金属氧化物半导体逻辑(NMOS)晶体管和全传输门(TG)。在45 nm技术下的布局和仿真结果表明,基于TG的实现比其同类具有更好的信号完整性。 Clos网络的时序延迟比Benes网络平均低60%,而面积和功耗却更小。 (C)2016 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号