机译:分层瓦片架构可实现高效的硬件尖峰神经网络
Guangxi Normal Univ, Fac Elect Engn, Guangxi Key Lab Multisource Informat Min & Secur, Guilin 541004, Peoples R China;
Guangxi Normal Univ, Fac Elect Engn, Guangxi Key Lab Multisource Informat Min & Secur, Guilin 541004, Peoples R China;
Ulster Univ, Sch Comp & Intelligent Syst, Derry BT48 7JL, North Ireland;
Ulster Univ, Sch Comp & Intelligent Syst, Derry BT48 7JL, North Ireland;
Guangxi Normal Univ, Fac Elect Engn, Guangxi Key Lab Multisource Informat Min & Secur, Guilin 541004, Peoples R China;
Spiking neural networks; Layer-level tile architecture (LTA); FPGAs; Sharing mechanism;
机译:紧凑型嵌入式硬件尖刺神经网络的模块化神经瓦片架构
机译:高效的低成本神经网络路由结构,用于增强神经网络硬件实现
机译:紧凑但高效的多层感知器神经网络硬件架构
机译:多层尖峰神经网络的高效硬件架构
机译:神经尖峰压缩传感算法的高效硬件实现
机译:尖峰神经网络有效硬件实现的概率尖峰传播
机译:多层尖峰神经网络的高效硬件架构