...
首页> 外文期刊>Microprocessors and microsystems >Layered tile architecture for efficient hardware spiking neural networks
【24h】

Layered tile architecture for efficient hardware spiking neural networks

机译:分层瓦片架构可实现高效的硬件尖峰神经网络

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Spiking Neural Network (SNN) is the most recent computational model that can emulate the behaviour of biological neuron system. However, its main drawback is that it is computationally intensive, which limits the system scalability. This paper highlights and discusses the importance and significance of emulating SNNs in hardware devices. A layer-level tile architecture (LTA) is proposed for hardware-based SNNs. The LTA employs a two-level sharing mechanism of computing components at the synapse and neuron levels, and achieves a trade-off between computational complexity and hardware resource costs. The LTA is implemented on a Xilinx FPGA device. Experimental results demonstrate that this approach is capable of scaling to large hardware-based SNNs. (C) 2017 Elsevier B.V. All rights reserved.
机译:尖刺神经网络(SNN)是最新的计算模型,可以模拟生物神经元系统的行为。但是,它的主要缺点是计算量大,这限制了系统的可伸缩性。本文重点介绍并讨论了在硬件设备中仿真SNN的重要性。提出了基于硬件的SNN的层级切片体系结构(LTA)。 LTA在突触和神经元级别采用了计算组件的两级共享机制,并在计算复杂性和硬件资源成本之间实现了权衡。 LTA在Xilinx FPGA器件上实现。实验结果表明,该方法能够扩展到基于硬件的大型SNN。 (C)2017 Elsevier B.V.保留所有权利。

著录项

  • 来源
    《Microprocessors and microsystems》 |2017年第8期|21-32|共12页
  • 作者单位

    Guangxi Normal Univ, Fac Elect Engn, Guangxi Key Lab Multisource Informat Min & Secur, Guilin 541004, Peoples R China;

    Guangxi Normal Univ, Fac Elect Engn, Guangxi Key Lab Multisource Informat Min & Secur, Guilin 541004, Peoples R China;

    Ulster Univ, Sch Comp & Intelligent Syst, Derry BT48 7JL, North Ireland;

    Ulster Univ, Sch Comp & Intelligent Syst, Derry BT48 7JL, North Ireland;

    Guangxi Normal Univ, Fac Elect Engn, Guangxi Key Lab Multisource Informat Min & Secur, Guilin 541004, Peoples R China;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Spiking neural networks; Layer-level tile architecture (LTA); FPGAs; Sharing mechanism;

    机译:尖刺神经网络;层级图块架构(LTA);FPGA;共享机制;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号