首页> 外文期刊>Microprocessors and microsystems >Accelerating the evolution of a systolic array-based evolvable hardware system
【24h】

Accelerating the evolution of a systolic array-based evolvable hardware system

机译:加速基于脉动阵列的可演化硬件系统的发展

获取原文
获取原文并翻译 | 示例

摘要

Evolvable hardware is a type of hardware that is able to adapt to different problems by going through a previous training stage which uses an evolutionary algorithm to find an optimized configuration. This configuration can be achieved through dynamic partial reconfiguration of an FPGA. Having a short time for the training stage is critical for the system to be able to adapt to changing conditions in real time. However, one of the problems of evolvable hardware based on dynamic partial reconfiguration is its long evolution time, mostly due to its slow reconfiguration speed. This can make such systems unsuitable for applications which require adaptation in a few seconds. Nevertheless, different reconfiguration and evolution techniques can substantially reduce the time taken by an evolvable hardware system to evolve for a specific problem.
机译:可进化硬件是一种硬件类型,它可以通过经历先前的训练阶段来适应各种问题,该训练阶段使用进化算法来找到优化的配置。该配置可以通过FPGA的动态部分重新配置来实现。培训阶段的时间短对于系统能够实时适应不断变化的条件至关重要。然而,基于动态部分重新配置的可进化硬件的问题之一是其演化时间长,这主要是由于其缓慢的重新配置速度。这可能会使此类系统不适用于需要在几秒钟内适应的应用。然而,不同的重新配置和演化技术可以大大减少可演化的硬件系统针对特定问题进行演化所花费的时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号