...
首页> 外文期刊>Microelectronics journal >Clock jitter error in multi-bit continuous-time sigma-delta modulators with non-return-to-zero feedback waveform
【24h】

Clock jitter error in multi-bit continuous-time sigma-delta modulators with non-return-to-zero feedback waveform

机译:具有不归零反馈波形的多位连续时间sigma-delta调制器中的时钟抖动误差

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a detailed study of the clock jitter error in multi-bit continuous-time ZA modulators with non-return-to-zero feedback waveform. It is demonstrated that jitter-induced noise power can be separated into two main components: one that depends on the modulator loop-filter transfer function and the other dependent on input signal parameters, i.e. amplitude and frequency. The latter component, not considered in previous approaches, allows us accurately to predict the resolution loss caused by jitter, showing effects not taken into account previously in literature despite the fact that they are especially critical in broadband telecom applications. Moreover, the use of state-space formulation makes the analysis quite general and applicable to either cascade or single-loop architectures. Closed-form expressions are derived for in-band error power and signal-to-noise ratio that can be used to optimize modulator performance in terms of jitter insensitivity. Time-domain simulations of several modulator topologies (both single-loop and cascade) intended for VDSL application demonstrate the validity of the presented approach.
机译:本文对具有非归零反馈波形的多位连续时间ZA调制器中的时钟抖动误差进行了详细研究。已经证明,抖动引起的噪声功率可以分为两个主要成分:一个取决于调制器环路滤波器的传递函数,另一个取决于输入信号参数(即幅度和频率)。后面的方法在以前的方法中没有考虑,它使我们能够准确地预测由抖动引起的分辨率损失,显示出以前在文献中没有考虑的效果,尽管它们在宽带电信应用中尤其重要。此外,状态空间公式的使用使分析相当笼统,并且适用于级联或单循环体系结构。导出带内误差功率和信噪比的封闭式表达式,这些表达式可用于根据抖动不敏感度优化调制器性能。针对VDSL应用的几种调制器拓扑结构(单回路和级联)的时域仿真证明了所提出方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号