...
首页> 外文期刊>Microelectronics journal >Architecture level optimization of 3-dimensional tree-based FPGA
【24h】

Architecture level optimization of 3-dimensional tree-based FPGA

机译:三维树型FPGA的架构级优化

获取原文
获取原文并翻译 | 示例
           

摘要

We describe a methodology to design and optimize Three-dimensional (3D) Tree-based FPGA by introducing a break-point at particular tree level interconnect to optimize the speed, area, and power consumption. The ability of the design flow to decide a horizontal or vertical network break-point based on design specifications is a defining feature of our design methodology. The vertical partitioning is organized in such a way to balance the placement of logic blocks and switch blocks into multiple tiers while the horizontal partitioning optimizes the interconnect delay by segregating the logic blocks and programmable interconnect resources into multiple tiers to build a 3D stacked Tree-based FPGA. We finally evaluate the effect of Look-Up-Table (LUT) size, cluster size, speed, area and power consumption of the proposed 3D Tree-based FPGA using our home grown experimental flow and show that the horizontal partitioned 3D stacked Tree-based FPGA with LUT and cluster sizes equal to 4 has the best area-delay product to design and manufacture 3D Tree-based FPGA.
机译:我们通过在特定树级互连处引入断点以优化速度,面积和功耗来描述一种设计和优化基于树状三维(3D)的FPGA的方法。设计流程根据设计规范确定水平或垂直网络断点的能力是我们设计方法学的定义特征。垂直分区的组织方式可以平衡逻辑块和交换块在多层之间的位置,而水平分区通过将逻辑块和可编程互连资源分离到多层以构建基于3D堆栈的基于树的结构来优化互连延迟。 FPGA。最后,我们使用自己开发的实验流程评估了拟议的基于3D树的FPGA的查找表(LUT)大小,簇大小,速度,面积和功耗的影响,并显示了基于水平分区3D堆叠树的基于LUT和簇大小等于4的FPGA具有设计和制造基于3D树的FPGA的最佳面积延迟产品。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号