首页> 外文期刊>Journal of visual communication & image representation >Hardware implementation of digital image skeletonization algorithm using FPGA for computer vision applications
【24h】

Hardware implementation of digital image skeletonization algorithm using FPGA for computer vision applications

机译:使用FPGA的数字图像骨架化算法在计算机视觉应用中的硬件实现

获取原文
获取原文并翻译 | 示例
           

摘要

Nowadays embedded multimedia devices are designed for computationally intensive applications such as image processing in various multimedia systems. Image processing algorithms should be implemented on hardware platforms for improving the performance. Reconfigurable hardware implementation using Field Programmable Gate Arrays (FPGAs) provides low latency with high performance in real time applications. FPGAs offer the reprogrammability of an application specific solution while retaining the performance advantage. In real time applications as image sizes increase rapidly, only hardware systems must be used with low complex software. In this paper, main perspective of developing and implementing skeletonization algorithm as a part of computer vision, pattern recognition application is focused and presented. A simple algorithm to skeletonize the 2-D image using MATLAB is developed. An architecture and implementation of this skeletonization algorithm for 2-D gray scale images is proposed. For analyzing pixel values 3 x 3 windowing operator is used. The proposed architecture is tested for an image size of 8 x 8, but the approach presented in this paper can be used for images of any size (M x N), if the FPGA memory is sufficiently large. The implementation was carried out on Xilinx Vertex 5 board. (C) 2019 Elsevier Inc. All rights reserved.
机译:如今,嵌入式多媒体设备被设计用于计算密集型应用,例如各种多媒体系统中的图像处理。图像处理算法应在硬件平台上实现,以提高性能。使用现场可编程门阵列(FPGA)的可重配置硬件实现在实时应用中提供了低延迟和高性能。 FPGA提供了专用解决方案的可重编程性,同时保留了性能优势。在实时应用中,由于图像大小迅速增加,因此仅硬件系统必须与低复杂度的软件一起使用。本文着重介绍并提出了开发和实现骨架化算法作为计算机视觉,模式识别应用程序的一部分的主要观点。开发了一种使用MATLAB骨架化二维图像的简单算法。提出了该骨架化算法用于二维灰度图像的体系结构和实现。为了分析像素值,使用了3 x 3的窗口运算符。所提出的架构已针对8 x 8的图像尺寸进行了测试,但是,如果FPGA存储器足够大,则本文提出的方法可用于任何尺寸(M x N)的图像。该实现是在Xilinx Vertex 5板上进行的。 (C)2019 Elsevier Inc.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号