首页> 外文期刊>Journal of VLSI signal processing >Reconfigurable Filter Coprocessor Architecture for DSP Applications
【24h】

Reconfigurable Filter Coprocessor Architecture for DSP Applications

机译:适用于DSP应用的可重构滤波器协处理器架构

获取原文
获取原文并翻译 | 示例

摘要

Digital Signal Processing (DSP) is widely used in high-performance media processing and communi- cation systems. In majority of these applications, critical DSP functions are realized as embedded cores to meet the low-power budget and high computational complexity. Usually these cores are ASICs that cannot be easily retargeted for other similar applications that share certain commonalities. This stretches the design cycle that affects time-to-market constraints. In this paper, we present a reconfigurable high-performance low-power filter coproces- sor architecture for DSP applications. The coprocessor architecture, apart from having the performance and power advantage of its ASIC counterpart, can be reconfigured to support a wide variety of filtering computations. Since filtering computations abound in DSP applications, the implementation of this coprocessor architecture can serve as an important embedded hardware IP
机译:数字信号处理(DSP)广泛用于高性能媒体处理和通信系统。在大多数这些应用中,关键的DSP功能被实现为嵌入式内核,以满足低功耗预算和高计算复杂性的要求。通常,这些内核是ASIC,无法轻易地将其重定向到具有某些共同点的其他类似应用程序。这延长了影响上市时间限制的设计周期。在本文中,我们提出了一种针对DSP应用的可重构高性能,低功耗滤波器协处理器架构。协处理器架构除了具有其ASIC同类产品的性能和功耗优势外,还可以重新配置以支持多种滤波计算。由于在DSP应用程序中过滤计算比比皆是,因此此协处理器体系结构的实现可以用作重要的嵌入式硬件IP。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号