首页> 外文期刊>Journal of VLSI signal processing >Implementation of RNS-Based Distributed Arithmetic Discrete Wavelet Transform Architectures Using Field-Programmable Logic
【24h】

Implementation of RNS-Based Distributed Arithmetic Discrete Wavelet Transform Architectures Using Field-Programmable Logic

机译:基于RNS的基于现场可编程逻辑的分布式算术离散小波变换架构的实现

获取原文
获取原文并翻译 | 示例

摘要

Currently there are design barriers inhibiting the implementation of high-precision digital signal processing (DSP) objects with field programmable logic (FPL) devices. This paper explores overcoming these barriers by fusing together the popular distributed arithmetic (DA) method with the residue number system (RNS) for use in FPL-centric designs. The new design paradigm is studied in the context of a high-performance filter bank and a discrete wavelet transform (DWT). The proposed design paradigm is facilitated by a new RNS accumulator structure based on a carry save adder (CSA). The reported methodology also introduces a polyphase filter structure that results in a reduced look-up table (LUT) budget. The 2C-DA and RNS-DA are compared, in the context of a FPL implementation strategy, using a discrete wavelet transform (DWT) filter bank as a common design theme. The results show that the RNS-DA, compared to a traditional 2C-DA design, enjoys a performance advantage that increases with precision (wordlength).
机译:当前,设计障碍阻碍了使用现场可编程逻辑(FPL)器件实现高精度数字信号处理(DSP)对象。本文通过将流行的分布式算术(DA)方法与残差数系统(RNS)融合在一起,以解决以FPL为中心的设计中的问题,探索了克服这些障碍的方法。在高性能滤波器组和离散小波变换(DWT)的背景下研究了新的设计范例。基于进位保存加法器(CSA)的新型RNS累加器结构促进了所提出的设计范例。报告的方法还引入了一种多相滤波器结构,从而减少了查找表(LUT)预算。在FPL实施策略的背景下,使用离散小波变换(DWT)滤波器组作为常见设计主题,比较了2C-DA和RNS-DA。结果表明,与传统的2C-DA设计相比,RNS-DA具有随精度(字长)而增加的性能优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号