首页> 外文期刊>Journal of VLSI signal processing systems >A Scalable System Architecture for High-Throughput Turbo-Decoders
【24h】

A Scalable System Architecture for High-Throughput Turbo-Decoders

机译:高通量Turbo解码器的可扩展系统架构

获取原文
获取原文并翻译 | 示例

摘要

The need for higher data rates is ever rising as wireless communications standards move from the third to the fourth generation. Turbo-Codes are the prevalent channel codes for wireless systems due to their excellent forward error correction capability. So far research has mainly focused on components of high throughput Turbo-Decoders. In this paper we explore the Turbo-Decoder design space anew, both under system design and deep-submicron implementation aspects. Our approach incorporates all levels of design, from I/O behavior down to floorplaning taking deep-submicron effects into account. Its scalability allows to derive optimized architectures tailored to the given throughput and target technology. We present results for 3GPP compliant Turbo-Decoders beyond 100 Mbit/s synthesized on a 0.18 μm standard cell library.
机译:随着无线通信标准从第三代发展到第四代,对更高数据速率的需求不断增长。 Turbo代码由于其出色的前向纠错能力而成为无线系统中普遍使用的信道代码。到目前为止,研究主要集中在高吞吐量Turbo解码器的组件上。在本文中,我们将在系统设计和深亚微米实现方面重新探索Turbo-Decoder设计空间。我们的方法涵盖了所有级别的设计,从I / O行为到布局,都考虑了深亚微米效应。它的可扩展性允许导出针对给定吞吐量和目标技术量身定制的优化架构。我们提出了在0.18μm标准单元库上合成的100 Mbit / s以上的3GPP兼容Turbo解码器的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号