首页> 外文期刊>Journal of VLSI signal processing systems >IEEE-Compliant IDCT on FPGA-Augmented TriMedia
【24h】

IEEE-Compliant IDCT on FPGA-Augmented TriMedia

机译:FPGA增强型TriMedia上符合IEEE的IDCT

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a TriMedia processor extended with an IDCT reconfigurable design, and assesses the performance gain such an extension has when performing MPEG-2 decoding. We first propose the skeleton of an extension of the TriMedia architecture, which consists of a Field-Programmable Gate Array (FPGA)-based Reconfigurable Functional Unit (RFU), a Configuration Unit managing the reconfiguration of the RFU, and their associated instructions. Then, we address the computation of the 8 x 8 (2-D) IDCT on such extended TriMedia and propose a scheme to implement the 1-D IDCT operation on the RFU. When mapped on an ACEX EP1K100 FPGA from Altera, the proposed 1-D IDCT exhibits a latency of 16 and a recovery of 2 TriMedia@200 MHz cycles, and occupies 45% of the logic cells of the device. By configuring the 1-D IDCT on the RFU at application launch-time, the IEEE-compliant 2-D IDCT can be computed with the throughput of 1/32 IDCT/cycle. This figure translates to an improvement over the standard TriMedia of more than 40% in terms of computing time when 2-D IDCT is carried out in the framework of MPEG-2 decoding. Finally, the proposed reconfigurable IDCT is compared to a number of existing designs.
机译:本文介绍了一种具有IDCT可重构设计扩展的TriMedia处理器,并评估了这种扩展在执行MPEG-2解码时的性能增益。我们首先提出TriMedia体系结构扩展的框架,该框架包括基于现场可编程门阵列(FPGA)的可重配置功能单元(RFU),管理RFU重配置的配置单元及其相关指令。然后,我们解决了在这种扩展TriMedia上计算8 x 8(2-D)IDCT的问题,并提出了一种在RFU上实现1-D IDCT操作的方案。当在Altera的ACEX EP1K100 FPGA上映射时,建议的1-D IDCT具有16的等待时间和2个TriMedia @ 200 MHz周期的恢复,并占据了器件逻辑单元的45%。通过在应用程序启动时在RFU上配置一维IDCT,可以以1/32 IDCT /周期的吞吐量计算出符合IEEE标准的二维IDCT。当在MPEG-2解码框架中执行2-D IDCT时,此数字意味着在计算时间方面比标准TriMedia改进了40%以上。最后,将提出的可重构IDCT与许多现有设计进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号