首页> 外文期刊>Journal of VLSI signal processing systems >An Enhanced Memory Address Mapping Scheme for Improved Memory Access Performance of 2-D DWT Processing Systems
【24h】

An Enhanced Memory Address Mapping Scheme for Improved Memory Access Performance of 2-D DWT Processing Systems

机译:一种增强的内存地址映射方案,用于提高2-D DWT处理系统的内存访问性能

获取原文
获取原文并翻译 | 示例

摘要

The implementation of the memory for storing image and transform coefficients in 2-D DWT processing systems using the more cost-effective external memory module such as DDR DRAM is shown to suffer from effective memory bandwidth which is significantly lower than the memory system peak bandwidth if the conventional direct logical-to-physical memory address mapping is adopted. The low effective memory bandwidth is caused by the high level of memory overhead cycle occurrence which is in turn is closely related to the logical memory access patterns of 2-D DWT processes. The problem becomes even more severe for the 2-D DWT processing of video. An analysis on the logical memory access patterns of multi-level 2-D DWT is carried out and an enhanced logical-to-physical memory mapping scheme which minimizes the occurrence of memory overhead cycles is proposed. The proposed scheme is simulated and its performance in terms of effective memory access bandwidth is evaluated and compared with the conventional direct mapping scheme.
机译:使用成本更低的外部存储器模块(例如DDR DRAM)在2-D DWT处理系统中存储图像和变换系数的存储器的实现显示出有效的存储器带宽,如果低于,则有效带宽将大大低于存储器系统的峰值带宽。采用传统的直接逻辑到物理存储器地址映射。低有效内存带宽是由高级别的内存开销周期发生引起的,而内存开销周期发生率又与2-D DWT进程的逻辑内存访问模式密切相关。对于视频的2-D DWT处理,问题变得更加严重。对多级2-D DWT的逻辑内存访问模式进行了分析,并提出了一种增强的逻辑到物理内存映射方案,该方案使内存开销周期的发生最小化。对提出的方案进行了仿真,并评估了其在有效存储器访问带宽方面的性能,并将其与常规直接映射方案进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号