...
首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >PMCNOC: A Pipelining Multi-channel Central Caching Network-on-chip Communication Architecture Design
【24h】

PMCNOC: A Pipelining Multi-channel Central Caching Network-on-chip Communication Architecture Design

机译:PMCNOC:流水线多通道中央缓存片上网络通信架构设计

获取原文
获取原文并翻译 | 示例
           

摘要

With the de facto transformation of technology into nano-technology, more and more functional components can be embedded on a single silicon die, thus enabling high degree pipelining operations such as those required for multimedia applications. In recent years, system-on-chip designs have migrated from fairly simple single processor and memory designs to relatively complicated systems with multiple processors, on-chip memories, standard peripherals, and other functional blocks. The communication between these IP blocks is becoming the dominant critical system path and performance bottleneck of system-on-chip designs. Network-on-chip architectures,rnsuch as Virtual Channel (2004), Black-bus (2004), Pirate (2004), AEthereal (2005), and VICHAR (2006) architectures, emerged as promising solutions for future system-on-chip communication architecture designs. However, these existing architectures all suffer from certain problems, including high area cost and communication latency and/ or low network throughput. This paper presents a novel network-on-chip architecture, Pipelining Multi-channel Central Caching, to address the shortcomings of the existing architectures. By embedding a central cache into every switch of the network, blocked head packets can be removed from the input buffers and stored in the caches temporally, thus alleviating the effect of head-of-line and deadlock problems and achieving higher network throughput and lower communication latency without paying the price of higher area cost. Experimental results showed that the proposed architecture exhibits both hardware simplicity and system performance improvement compared to the existing network-on-chip architectures.
机译:随着技术事实上向纳米技术的转变,越来越多的功能组件可以嵌入到单个硅芯片上,从而实现了诸如多媒体应用所需的高度流水线操作。近年来,片上系统设计已从相当简单的单处理器和存储器设计迁移到具有多个处理器,片上存储器,标准外设和其他功能块的相对复杂的系统。这些IP块之间的通信正成为片上系统设计的主要关键系统路径和性能瓶颈。虚拟通道(2004),Black-bus(2004),Pirate(2004),AEthereal(2005)和VICHAR(2006)等片上网络架构已成为未来片上系统的有前途的解决方案通信体系结构设计。但是,这些现有体系结构都遭受某些问题,包括高昂的面积成本和通信等待时间和/或低网络吞吐量。本文提出了一种新颖的片上网络架构,即“流水线多通道中央缓存”,以解决现有架构的缺点。通过将中央高速缓存嵌入到网络的每个交换机中,可以将阻塞的头包从输入缓冲区中删除,并暂时存储在高速缓存中,从而减轻行首和死锁问题的影响,并实现更高的网络吞吐量和更低的通信延迟而无需付出较高面积成本的代价。实验结果表明,与现有的片上网络体系结构相比,所提出的体系结构既展示了硬件的简单性,又提高了系统性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号