首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Still Image Processing on Coarse-Grained Reconfigurable Array Architectures
【24h】

Still Image Processing on Coarse-Grained Reconfigurable Array Architectures

机译:粗粒度可重构阵列架构上的静态图像处理

获取原文
获取原文并翻译 | 示例

摘要

Due to the increasing demands on efficiency, performance and flexibility reconfigurable computational architectures are very promising candidates in embedded systems design. Recently coarse-grained reconfigurable array architectures (CGRAs), such as the ADRES CGRA and its corresponding DRESC compiler are gaining more popularity due to several technological breakthroughs in this area. We investigate the mapping of two image processing algorithms, Wavelet encoding and decoding, and TIFF compression on this novel type of array architectures in a systematic way. The results of our experiments show that CGRAs based on ADRES and its DRESC compiler technology deliver improved performance levels for these two benchmark applications when compared to results obtained on a state-of-the-art commercial DSP platform, the c64x DSP from Texas Instruments. ADRES/DRESC can beat its performance by at least 50% in cycle count and the power consumption even drops to 10% of the published numbers of the c64x DSP.
机译:由于对效率,性能和灵活性的日益增长的需求,可重新配置的计算体系结构在嵌入式系统设计中非常有希望。由于该领域的一些技术突破,最近的粗粒度可重配置阵列体系结构(CGRA),例如ADRES CGRA及其相应的DRESC编译器,越来越受到欢迎。我们以系统的方式研究了这种新颖类型的阵列架构上两种图像处理算法(小波编码和解码以及TIFF压缩)的映射。我们的实验结果表明,与在最先进的商用DSP平台,德州仪器(TI)的c64x DSP上获得的结果相比,基于ADRES及其DRESC编译器技术的CGRA为这两个基准应用提供了更高的性能水平。 ADRES / DRESC的性能在周期数上至少可以胜过其性能的50%,而功耗甚至下降到c64x DSP公布数量的10%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号