首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >An Efficient Architecture for Sequential Monte Carlo Receivers in Wireless Flat-Fading Channels
【24h】

An Efficient Architecture for Sequential Monte Carlo Receivers in Wireless Flat-Fading Channels

机译:无线衰落信道中顺序蒙特卡洛接收机的高效架构

获取原文
获取原文并翻译 | 示例

摘要

A pipelined architecture is developed for a Sequential Monte Carlo (SMC) receiver that performs joint channel estimation and data detection. The promising feature of the proposed SMC receiver is achieving the near-bound performance in fading channels without using any decision feedback, training or pilot symbols. The proposed architecture exploits the parallelism intrinsic to the algorithm and consists of three blocks, i.e., the SMC core, weight calculator, and resampler. Hardware efficient/parallel architectures for each functional block including the resampling block is developed. The novel feature of the proposed architecture is that makes the execution time of the resampling independent of the distributions of the weights. Despite the alternatives in the literature, the proposed scheme achieves a very small execution time by pipelining the resampling and sampling steps. Moreover, it is scalable for high levels of parallelism, has lower memory usage, fixed routing time, and has close to the ideal performance. Finally, an ASIC implementation of the resampling core is presented in a 0.13 μm CMOS technology, which operates at 200 MHz with 0.8 mm~2 of silicon area.
机译:为顺序蒙特卡洛(SMC)接收机开发了流水线架构,该接收机执行联合信道估计和数据检测。所提出的SMC接收机的有前途的功能是在不使用任何决策反馈,训练或导频符号的情况下,在衰落信道中实现近端性能。所提出的架构利用了该算法固有的并行性,并且由三个块组成,即,SMC核心,权重计算器和重采样器。针对包括重采样模块的每个功能模块,开发了硬件高效/并行架构。所提出的体系结构的新颖特征是使得重采样的执行时间与权重的分布无关。尽管有文献中的替代方法,但所提出的方案通过流水线化重采样和采样步骤实现了非常小的执行时间。此外,它可扩展用于高级别的并行性,具有较低的内存使用量,固定的路由时间,并且接近理想的性能。最后,在0.13μmCMOS技术中介绍了重采样核心的ASIC实现,该技术在200 MHz的工作频率下具有0.8 mm〜2的硅面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号