首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Improved Sliced Message Passing Architecture for High Throughput Decoding of LDPC Codes
【24h】

Improved Sliced Message Passing Architecture for High Throughput Decoding of LDPC Codes

机译:LDPC码高吞吐量解码的改进切片消息传递体系结构

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an architecture for high-throughput decoding of high-rate Low-Density Parity-Check (LDPC) codes. The proposed architecture is a modification of the sliced message passing (SMP) decoding architecture which overlaps the check-node and variable-node update stages, achieving a good tradeoff between area and throughput, and also, high hardware utilization efficiency (HUE). The proposed modification does not affect the performance of the SMP algorithm and yields an area reduction of 33%. As an example, SMP architecture and the proposed modification was synthesized in a 90 nm CMOS process for the 2048-bit LDPC code of the IEEE802.3an standard with 16 iterations achieving a throughput of 5.9 Gbps with 15.3 mm~2 and 6.2 Gbps with 10.2 mm~2, respectively.
机译:本文提出了一种用于高速率低密度奇偶校验(LDPC)码的高吞吐量解码的体系结构。提出的体系结构是对切片消息传递(SMP)解码体系结构的修改,该结构重叠了校验节点和可变节点更新阶段,从而在面积和吞吐量之间实现了良好的折衷,并且还实现了高硬件利用率(HUE)。提出的修改不会影响SMP算法的性能,并且会减少33%的面积。例如,SMP体系结构和所提出的修改是在90 nm CMOS工艺中针对IEEE802.3an标准的2048位LDPC码进行16次迭代合成的,在15.3 mm〜2时实现5.9 Gbps的吞吐量,在10.2时实现6.2 Gbps的吞吐量mm〜2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号