首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Performance Characterization of AES Datapath Architectures in 90-nm Standard Cell CMOS Technology
【24h】

Performance Characterization of AES Datapath Architectures in 90-nm Standard Cell CMOS Technology

机译:90 nm标准单元CMOS技术中AES数据路径架构的性能表征

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we characterize the performance of datapath architectures of the Advanced Encryption Standard (AES). These architectures are parameterized by a datapath width of 8, 16, 32, 64, or 128 bits and, for the 128-bit width, an unrolling factor of 1, 2, 5 or 10. Composite field S-boxes are adopted for all the architectures and shift registers based ShiftRows and MixColumns components are used for architectures with datapath widths of less than 128 bits. Their performance in terms of area, peak power and average energy is benchmarked using a 90-nm standard cell CMOS technology under a variety of throughput requirements. Through this characterization, the performance trade-offs affected by the architecture parameters are extensively explored. The parameters leading to the best performance are identified. It is found that the 8-bit width datapath, which is conventionally adopted for resource efficient purposes, has the worst energy efficiency and does not result in the minimal peak power among the architectures. As well, the 16, 32 and 64-bit width AES datapath architectures are newly considered or represent improvements over previous work.
机译:在本文中,我们描述了高级加密标准(AES)的数据路径体系结构的性能。这些体系结构的数据路径宽度为8、16、32、64或128位,并且对于128位宽度,展开因子为1、2、5或10。所有字段均采用复合字段S-box基于ShiftRows和MixColumns组件的体系结构和移位寄存器用于数据路径宽度小于128位的体系结构。在各种吞吐量要求下,使用90nm标准单元CMOS技术对它们在面积,峰值功率和平均能量方面的性能进行了基准测试。通过这种表征,可以广泛地探索受架构参数影响的性能折衷。确定导致最佳性能的参数。可以发现,通常出于资源节约目的而采用的8位宽度数据路径具有最差的能量效率,并且不会导致架构之间的最小峰值功率。同样,新考虑了16位,32位和64位宽度的AES数据路径体系结构,或者表示它们比以前的工作有所改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号